

**DATASHEET** 

# CP3000HV54TEZ-FSG(R) Short-form CP High Efficiency Rectifier

Input: 100-120/200-240V<sub>ac</sub> OR 240/380V<sub>dc</sub>; Default Output: ±54V<sub>dc</sub>

@3000W; 5/3.3V<sub>dc</sub> @ 3A

### **RoHS Compliant**



### Description

The CP3000HV54TEZ-FSG(R) family of rectifier provides significantly higher power density in a short form factor version of the Compact Power Line of Rectifiers. The fan shall be positioned near the DC output connector in order to reduce the operating temperature around the fan. The unit is configured with dual-redundant, PMBus™ compliant I²C communications busses, positioning the product as a natural choice into high-availability, fault-tolerant, systems that operate off dual-redundant system controllers.

### **Applications**

- 48V<sub>DC</sub> distributed power architectures
- Routers/ VoIP/Soft and other Telecom Switches
- LAN/WAN/MAN applications
- File servers, Enterprise Networks, Indoor wireless
- SAN/NAS/iSCSI applications

### **Features**

- Efficiency meeting 80plus Titanium requirements
- Compact 1RU form factor with 42.8 W/in<sup>3</sup> density
- Constant power down to 52V<sub>DC</sub>; Constant current while output is lower than 52V<sub>DC</sub>
- 3000W from nominal 200-240V<sub>AC</sub> and 180-400V<sub>DC</sub>
- 1500W from nominal 100 120V<sub>AC</sub>
- Output voltage programmable from 48V 56V<sub>DC</sub>

#### **Targeted Countries**

#### Primary: China

Secondary: Argentina, Australia, Brazil, Canada, Chile, Dominican Republic, European Union, Guatemala, Indonesia, Israel, Japan, Laos, South Korea, Malaysia, Mexico, New Zealand, Philippines, Puerto Rico, Saudi Arabia, Singapore, Taiwan, Thailand, USA, Vietnam.

#### **EU Countries**

- Standard rear to front airflow (output to input) with reverse (front to rear) airflow option
- 5000m altitude operation
- Front located connector accepts AC or HVDC Inputs
- Hardware selectable HVDC input range (ETSI mode) to compliance ETSI EN300 130-3-1
- ON/OFF control of the main output



### Features (continued)

- Comprehensive input, output and over temperature protection
- Hardware selectable 5V standby @ 3A. Defaulted to 3.3V
- PMBus™ compliant dual I<sup>2</sup>C serial bus
- Standby output, signals and I<sup>2</sup>C isolated from main output
- Precision input measurements of power consumption, voltage & current
- Remote firmware upgrade capability, Black Box Diagnostics
- Power factor correction (meets EN/IEC 61000-3-2 and EN 60555-2 requirements)

- Redundant, parallel operation with active load sharing
- Internally controlled Variable-speed fan
- Hot insertion/removal (hot plug)
- Two front panel LED indicators
- UL and cUL approved to UL/CSA<sup>†</sup>62368-1, TUV (EN62368-1), CE<sup>§</sup> Mark (for LVD) and CB Report available
- Compliant to RoHS Directive 2011/65/EU and amended Directive (EU) 2015/863
- Compliant to REACH Directive (EC) No 1907/2006



### **Technical Specifications**

### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings shall cause permanent damage to the device. These are absolute stress ratings only, functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods shall adversely affect the device reliability.

| Parameter                            | Min | Max | Unit            |
|--------------------------------------|-----|-----|-----------------|
| Input Voltage-Continues—AC Operation | 90  | 290 | V <sub>AC</sub> |
| HVDC Operation                       | 180 | 405 | $V_{DC}$        |
| Operating Ambient Temperature        | -10 | 60  | °C              |
| Storage Temperature                  | -40 | 85  | °C              |

### **Electrical Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage,  $V_o$ =54 $V_{DC}$ , resistive load, and temperature conditions.

#### **INPUT**

| Parameter                                          |                                               | Symbol            | Min | Тур       | Max | Unit            |
|----------------------------------------------------|-----------------------------------------------|-------------------|-----|-----------|-----|-----------------|
| Startup Voltage                                    |                                               |                   |     |           |     |                 |
| Low-line Operation                                 |                                               |                   |     |           | 90  | $V_{AC}$        |
| High-line Operation                                |                                               |                   |     |           | 185 | $V_{AC}$        |
| HVDC Operation                                     |                                               |                   |     |           | 180 | $V_{DC}$        |
| HVDC Operation (ETSI mode)                         |                                               |                   | 250 |           | 260 | $V_{DC}$        |
| Operating Voltage Range                            |                                               | •                 |     |           |     |                 |
| Low-line Configuration                             |                                               | •                 | 90  | 100 – 120 | 140 | V <sub>AC</sub> |
| High-line Configuration                            |                                               |                   | 175 | 200 – 240 | 264 | $V_{AC}$        |
| HVDC Operation                                     |                                               | $V_{INAC}$        | 180 | 240 – 380 | 400 | V <sub>DC</sub> |
| HVDC Operation (ETSI mode)                         |                                               |                   | 260 | 380V      | 400 | $V_{DC}$        |
| PSU can undergo input interactive change betwee    | en HVDC and AC                                |                   |     |           |     |                 |
| Voltage Swell (no damage)                          |                                               | •                 | 300 |           |     | $V_{AC}$        |
| Turn OFF Voltage                                   | -                                             | •                 |     |           |     |                 |
| AC Operation                                       |                                               |                   |     |           | 86  | $V_{AC}$        |
| HVDC Operation                                     |                                               |                   |     |           | 178 | $V_{DC}$        |
| HVDC Operation (ETSI mode)                         |                                               |                   | 247 |           | 255 | $V_{DC}$        |
| Hysteresis                                         |                                               |                   | 5   |           |     |                 |
| Input Over Voltage Protection, OVP, Turn Off Three | shold                                         |                   |     |           |     |                 |
| AC Operation                                       |                                               |                   | 285 |           | 310 | $V_{AC}$        |
| HVDC Operation                                     |                                               |                   | 401 |           | 421 | $V_{DC}$        |
| HVDC Operation (ETSI mode)                         |                                               |                   | 401 |           | 421 | $V_{DC}$        |
| Frequency                                          |                                               | F <sub>IN</sub>   | 47  |           | 63  | Hz              |
| Operating Current                                  |                                               |                   |     |           |     |                 |
|                                                    | $100V_{AC}$                                   |                   |     | 16.3      |     |                 |
|                                                    | 110V <sub>AC</sub>                            |                   |     | 14.7      |     | ٨               |
|                                                    | $200V_{AC}$                                   |                   |     | 16.7      |     | $A_{AC}$        |
|                                                    | 240V <sub>AC</sub>                            | I <sub>INAC</sub> |     | 13.9      |     |                 |
|                                                    | $180V_{dc}$                                   |                   |     | 17.9      |     | ^               |
|                                                    | $400V_{dc}$                                   |                   |     | 7.8       |     | $A_{DC}$        |
|                                                    | 260Vdc (ETSI mode)                            |                   |     | 12.1      |     |                 |
| Inrush Transient (excluding X-Capacitor)           | 110V/63Hz/25°C                                |                   |     |           | 40  |                 |
| x-cap impact < 0.1ms. < 75A                        | 230V/50Hz/25°C                                |                   |     | 25        | 40  | Δ.              |
|                                                    | 264V/47Hz/60°C                                | I <sub>INAC</sub> |     | 25        | 60  | $A_{PK}$        |
| 40                                                 | 00V <sub>dc</sub> or 290V <sub>ac</sub> /55°C |                   |     |           | 75  |                 |
| Idle Power                                         |                                               | P <sub>INAC</sub> |     | 9         |     | W               |



### **Electrical Specifications (continued)**

| Parameter                                                             |                            | Symbol            | Min  | Тур            | Max    | Unit     |
|-----------------------------------------------------------------------|----------------------------|-------------------|------|----------------|--------|----------|
| (at 240V <sub>AC</sub> , 25°C)                                        | 54V OFF                    |                   |      | 18             |        |          |
|                                                                       | 54V ON @ I <sub>o</sub> =0 |                   |      | 9/7            |        |          |
| (at 240V <sub>DC</sub> /380V <sub>DC</sub> , 25°C)                    | 54V OFF                    |                   |      | 15/13          |        |          |
|                                                                       | 54V ON @ I <sub>o</sub> =0 |                   |      |                |        |          |
| Leakage Current (300V <sub>AC</sub> , 60Hz)                           |                            | I <sub>INAC</sub> |      | 2.5            | 3.5    | mA       |
| Power Factor (50 – 100% load)                                         |                            | PF                | 0.98 | 0.995          |        |          |
| Efficiency, 230VAC @ 25°C (fan driven externally, 5V                  | aux @ FL)                  | n –               | 80+  | Titanium (exce | ot FL) |          |
| At full load (w                                                       | vithout fan consumption) _ | η                 | 94   |                |        | %        |
| Efficiency, 380V <sub>DC</sub> @ 25°C, 54V FL, 5Vaux @ FL,            |                            |                   | 94   | 95             |        | %        |
| At full load                                                          | d (with fan consumption)   | η                 | 94   | 95             |        | %0       |
| Holdup time (output ≥ 42V <sub>DC</sub> @ 54V <sub>DC</sub> setpoint) | 220V/50Hz/ 3000W           | т.                | 12   |                |        | ms       |
|                                                                       | 110V/60Hz/1500W            | '                 | 12   |                |        | ms       |
| Holdup time (output ≥ 42V <sub>DC</sub> @ 54V <sub>DC</sub> setpoint) | 380V <sub>DC</sub> /3000W  |                   | 12   |                |        | ms       |
| Ride through (at 240V <sub>AC</sub> , 25°C)                           |                            | Т                 | 1/2  | 1              |        | cycle    |
| PG# Potential loss of output power <sup>1</sup> (output may de        | cay to 40V <sub>DC</sub> ) | PG                | 3    | 5              |        | ms       |
| Isolation (per EN62368-1) (consult factory for testin                 | g to this requirement)     |                   |      |                |        |          |
|                                                                       | Input-Chassis/Signals      | \ <i>/</i>        | 1500 |                |        | $V_{AC}$ |
|                                                                       | Input – Output             | V                 | 3000 |                |        | $V_{AC}$ |
|                                                                       | Output - Chassis           |                   | 500  |                |        | $V_{DC}$ |

#### 54V<sub>DC</sub> MAIN OUTPUT

| Parameter                                                                                                              |                         | Symbol           | Min   | Тур | Max        | Unit                                   |
|------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|-------|-----|------------|----------------------------------------|
| Output Power Low line input 100 – 175V <sub>AC</sub>                                                                   |                         |                  | 1500  |     |            |                                        |
| Brownout input 175 - 200 V <sub>AC</sub>                                                                               |                         |                  | 2400  |     |            |                                        |
| High line input 200 – 264V <sub>AC</sub>                                                                               |                         | W                | 3000  |     |            | $W_{DC}$                               |
| HVDC input 180 – 400V <sub>DC</sub>                                                                                    |                         |                  | 3000  |     |            |                                        |
| HVDC input 260 – 400V <sub>DC (ETSI mode)</sub>                                                                        |                         |                  | 3000  |     |            |                                        |
| Factory set default set point                                                                                          |                         |                  | 53.73 | 54  | 54.27      | $V_{DC}$                               |
| Overall regulation (load, temperature, aging) 0 - 45°C LOA                                                             | AD > 2.5A               | <del>-</del>     | -1    |     | +1         |                                        |
|                                                                                                                        | > 45°C                  | $V_{OUT}$        | -2    |     | +2         | %                                      |
| Output Voltage Set Range                                                                                               |                         | <del>-</del>     | 48    |     | 56         | $V_{DC}$                               |
| Output Current - @ 1500W (100 – 120V <sub>ac</sub> ),                                                                  | 54V                     |                  |       |     | 27.8       |                                        |
| @ 2400W (200 – 240V <sub>AC</sub> , or HVDC Input)                                                                     | 54V                     |                  |       |     | 44.4       |                                        |
| @ 3000W (200 – 240V <sub>AC</sub> , or HVDC Input)                                                                     | 54V                     | $I_{Out}$        |       |     | 55.6       | $A_{DC}$                               |
|                                                                                                                        | 52~48V                  |                  |       |     | 57.7       |                                        |
| Current Share (>                                                                                                       | · 50% FL)               |                  | -5    |     | 5          | %FL                                    |
| Output Ripple (20MHz bandwidth, load > 1A) RMS (5Hz to<br>Measured across 10μF electrolytic, 0.1μF ceramic P-P (5Hz to |                         | V <sub>OUT</sub> |       |     | 100<br>500 | mV <sub>rms</sub><br>mV <sub>p-p</sub> |
| External Bulk Load Capacitance, 54V                                                                                    |                         | Соит             | 0     |     | 10,000     | μF                                     |
| Turn-On (monotonic 5°C)                                                                                                | Delay                   | Т                |       | 5   |            | S                                      |
| Rise Time (from 30-100%                                                                                                | % of V <sub>OUT</sub> ) |                  |       | 100 |            | ms                                     |
| Output O                                                                                                               | vershoot                | $V_{OUT}$        |       |     | 2          | %                                      |
| Load Step Response (di/dt =1A/µs I <sub>O,START</sub> > 2A)                                                            | ΔΙ                      | I <sub>OUT</sub> |       |     | 50         | %FL                                    |
|                                                                                                                        | ΔV                      | $V_{OUT}$        | -3    |     | 3          | %                                      |
|                                                                                                                        | ΔΙ                      | I <sub>OUT</sub> |       |     | 100        | %FL                                    |
|                                                                                                                        | ΔV                      | $V_{OUT}$        | -5    |     | 5          | %                                      |
| Respo                                                                                                                  | onse time               | Т                |       | 4   |            | ms                                     |



### **Electrical Specifications (continued)**

### 54V<sub>DC</sub> MAIN OUTPUT

| Parameter                            |                                                                                   | Symbol           | Min             | Тур            | Max             | Unit            |
|--------------------------------------|-----------------------------------------------------------------------------------|------------------|-----------------|----------------|-----------------|-----------------|
| Overload -                           | Power limit @ high line down to $52V_{DC}$                                        | Pout             |                 | 3100           |                 | $W_{DC}$        |
|                                      | Power limit @ low line down to $52V_{DC}$                                         | Pout             |                 | 1620           |                 | $W_{\text{DC}}$ |
|                                      | $V_{\mbox{\tiny IN}}$ > 175 $V_{\mbox{\tiny AC}}$ or HVDC operation current limit | l <sub>out</sub> |                 | 64.5           |                 | $A_{DC}$        |
|                                      | 90Vac < VIN < 175Vac current limit                                                | lout             |                 | 34             |                 | $A_{DC}$        |
|                                      | Hysteresis between ranges                                                         | I <sub>OUT</sub> | 5               |                |                 | $V_{\text{DC}}$ |
|                                      | Output shutdown                                                                   | $V_{OUT}$        |                 | 44             |                 | $V_{\text{DC}}$ |
| System power up                      | _                                                                                 | Upon inse        | rtion delays sl | hutdown for 20 | sec to allow st | artup           |
| Overvoltage - Immediate              | Latched shutdown                                                                  | V <sub>OUT</sub> |                 |                | < 62            | $V_{DC}$        |
| Over-temperature warni               | ng (prior to commencement of shutdown)                                            |                  |                 | 5              |                 |                 |
| Shutdown (below th                   | ne max device rating being protected)                                             | Т                |                 | 20             |                 | °C              |
| Restart attempt Hys                  | steresis (below shutdown level)                                                   |                  |                 | 10             |                 |                 |
| PG# – Power good - normal (Logic HI) |                                                                                   | \/               | 40              | 54             | 60              | \/              |
| - Asserted <sup>2</sup> (Logic-LO)   |                                                                                   | $V_{OUT}$        |                 |                | 36              | $V_{DC}$        |
| PG# – Power good - norn              | V <sub>OUT</sub>                                                                  | -1               |                 | 1              | %               |                 |
| - Asserted³ (Logic-L                 | Time                                                                              |                  | 5-15            |                | ms              |                 |

### 3.3/5V<sub>DC</sub> Auxiliary output<sup>3</sup>

| 5.5, 5 t be rearmary output                        |                  |       |       |     |            |
|----------------------------------------------------|------------------|-------|-------|-----|------------|
| Parameter                                          | Symbol           | Min   | Тур   | Max | Unit       |
| Output Voltage Setpoint (configurable by firmware) | V <sub>OUT</sub> |       | 3.3/5 |     | $V_{DC}$   |
| Overall Regulation                                 |                  | -5    |       | +5  | %          |
| Output Current                                     |                  | 0.005 |       | 3   | А          |
| Captative Load                                     | C <sub>OUT</sub> |       |       | 470 | μF         |
| Ripple and Noise 20mHz bandwidth                   |                  |       |       | 200 |            |
| Full bandwidth                                     | V <sub>OUT</sub> |       |       | 400 | $mV_{p-p}$ |
| Over-voltage Clamp                                 |                  |       |       | 7   | $V_{DC}$   |
| Over-current Limit                                 |                  | 110   |       | 140 | %FL        |

### **General Specifications**

| Parameter       | Min | Тур       | Max | Units   | Notes                                                                                                         |
|-----------------|-----|-----------|-----|---------|---------------------------------------------------------------------------------------------------------------|
| Reliability     |     | 450,000   |     | Hours   | Full load, 25°C; MTBF per SR232 Reliability protection for electronic equipment, issue 2, method I, case III, |
| Service Life    |     | 10        |     | Years   | Full load, 35°C max ambient, excluding fans                                                                   |
| Unpacked Weight |     | 1.92/4.23 |     | Kgs/Lbs |                                                                                                               |
| Packed Weight   |     | 2.45/5.4  |     | Kgs/Lbs |                                                                                                               |

### **Feature Specifications**

Unless otherwise indicated, specifications shall apply overall operating input voltage, resistive load, and temperature conditions. Signals are referenced to LGND unless noted otherwise. Fault, PG#, OTW, and Alert need to be pulled HI through external pull-up resistors. Sink current 5mA



### Feature Specifications (continued)

| Parameter                                                                      | Symbol          | Min                | Тур | Max      | Unit            |
|--------------------------------------------------------------------------------|-----------------|--------------------|-----|----------|-----------------|
| ON/OFF 54V output OFF                                                          | $V_{OUT}$       | 1.4                | _   | 5        | $V_{DC}$        |
| 54V output ON (should be connected to GND)                                     | $V_{OUT}$       | 0                  | _   | 0.5      | $V_{DC}$        |
| V <sub>prog</sub> Margining                                                    |                 | 48                 |     | 56       | $V_{DC}$        |
| Voltage control range                                                          | $V_{control}$   | 0                  |     | 3.3      | $V_{DC}$        |
| Programmed output voltage range                                                | $V_{OUT}$       | 48                 |     | 56       | $V_{DC}$        |
| Voltage adjustment resolution (8-bit A/D)                                      | $V_{control}$   |                    | 3.3 |          | $mV_{DC}$       |
| Output configured to 54V <sub>DC</sub>                                         | $V_{control}$   | 3.0                |     | 3.3      | $V_{DC}$        |
| Output configured to 48V <sub>DC</sub>                                         | $V_{control}$   | 0                  |     | 0.1      | $V_{DC}$        |
| Interlock [short pin shorted to V <sub>OUT</sub> ( - ) on system side]         |                 |                    |     |          |                 |
| 54V output OFF                                                                 | $V_{control}$   | $0.7V_{p-p}$       | _   | $V_{DD}$ | $V_{DC}$        |
| 54V output ON                                                                  | $V_{control}$   | 0                  | _   | 0.8      | $V_{DC}$        |
| Module Present [short pin to LGND internally]                                  |                 |                    |     |          |                 |
| OTW# (Over Temperature Warning) open collector Logic HI- warning               | V               | 0.7V <sub>DD</sub> | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO - normal                                                              | V               | 0                  | _   | 0.4      | $V_{DC}$        |
| Fault# open collector Logic HI – normal is present                             | V               | $0.7V_{DD}$        | _   | $V_{DD}$ | $V_{\text{DC}}$ |
| Logic LO - asserted                                                            | V               | 0                  |     | 0.4      | $V_{DC}$        |
| SCL_0, SDA_0, SCL_1, SDA_1 open collector Logic HI - normal                    | V               | $0.7V_{DD}$        | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO – pull-down see communications spec                                   | V               | 0                  | _   | 0.3      | $V_{\text{DC}}$ |
| Alert# (Alert#_0, Alert#_1) open collector Logic HI - normal                   | V               | $0.7V_{DD}$        | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO - asserted                                                            | V               | 0                  | _   | 0.4      | $V_{DC}$        |
| PG# Logic HI - open collector normal, output may lose power                    | $V_{IH}$        | $0.7V_{DD}$        | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO – asserted                                                            | $V_{IL}$        | 0                  | _   | 0.4      | $V_{DC}$        |
| Aux_set pulled up via 10kΩ to V <sub>DD</sub> Logic HI - 3.3V output           | V <sub>IH</sub> | 0.7V <sub>DD</sub> | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO – 5V output                                                           | $V_{IL}$        | 0                  | _   | 0.4      | $V_{DC}$        |
| A2, A1, A0 pulled up via 10kΩ to V <sub>DD</sub> Logic HI (1) - no connect     | V <sub>IH</sub> | 0.7V <sub>DD</sub> | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO (0), connected to LGND                                                | $V_{IL}$        | 0                  |     | 0.4      | $V_{DC}$        |
| ETSI_set pulled up via 10kΩ to VDD Logic HI (1) - 180~400V <sub>DC</sub> input | V <sub>IH</sub> | 0.7V <sub>DD</sub> | _   | $V_{DD}$ | $V_{DC}$        |
| Logic LO- ETSI mode: 260~400V <sub>DC</sub> input                              | $V_{IL}$        | 0                  | _   | 0.4      | $V_{DC}$        |

### **Digital Interface Specifications**

| Parameter                                                | Conditions              | Symbol | Min | Тур | Max | Unit     |
|----------------------------------------------------------|-------------------------|--------|-----|-----|-----|----------|
| PMBus Signal Interface Characteristics⁴                  |                         |        |     |     |     |          |
| Input Logic High Voltage (CLK, DATA)                     |                         | V      | 1.5 |     | 3.6 | $V_{DC}$ |
| Input Logic Low Voltage (CLK, DATA)                      |                         | V      | 0   |     | 0.8 | $V_{DC}$ |
| Input high sourced current (CLK, DATA)                   |                         | 1      | 0   |     | 10  | μΑ       |
| Output Low sink Voltage (CLK, DATA, ALERT#)              | I <sub>out</sub> =3.5mA | V      |     |     | 0.4 | $V_{DC}$ |
| Output Low sink current (CLK, DATA, ALERT#)              |                         | I      | 3.5 |     |     | mA       |
| Output High open drain leakage current (CLK,DATA,ALERT#) | V <sub>OUT</sub> =3.6V  | I      | 0   |     | 10  | μΑ       |
| PMBus Operating frequency range                          | Slave Mode              | FPMB   | 10  |     | 400 | kHz      |



### **Digital Interface Specifications (continued)**

| Parameter                                                          | Conditions | Symbol                | Min  | Тур | Max  | Unit            |
|--------------------------------------------------------------------|------------|-----------------------|------|-----|------|-----------------|
| Measurement System Characteristics                                 |            |                       |      |     |      |                 |
| Clock stretching                                                   |            | T <sub>stretch</sub>  |      |     | 25   | ms              |
| I <sub>OUT</sub> measurement range                                 |            | I <sub>rng</sub>      | 0    |     | 80   | A <sub>DC</sub> |
| I <sub>OUT</sub> measurement accuracy 25°C                         |            | I <sub>out(acc)</sub> | -1.5 |     | +1.5 | A <sub>DC</sub> |
| I <sub>OUT</sub> measurement accuracy 0 - 40°C <sup>5</sup>        | > 12.8A    | I <sub>out(acc)</sub> | -2   |     | +2   | % of FL         |
| V <sub>OUT</sub> measurement range                                 |            | V <sub>out(rng)</sub> | 0    |     | 70   | V <sub>DC</sub> |
| V <sub>OUT</sub> measurement accuracy <sup>6</sup>                 |            | $V_{out(acc)}$        | -0.5 |     | +0.5 | $V_{DC}$        |
| Temp measurement range                                             |            | T <sub>emp(rng)</sub> | 0    |     | 150  | °C              |
| Temp measurement accuracy <sup>7</sup>                             |            | T <sub>emp(acc)</sub> | -4   |     | +4   | °C              |
| V <sub>IN</sub> measurement range, AC Input                        |            | V <sub>in(rng)</sub>  | 0    |     | 320  | V <sub>AC</sub> |
| V <sub>IN</sub> measurement range, HVDC Input                      |            | V <sub>in(rng)</sub>  | 0    |     | 410  | $V_{DC}$        |
| V <sub>IN</sub> measurement accuracy @ 25°C                        |            | $V_{in(acc)}$         | -4   |     | +4   | $V_{AC}$        |
| I <sub>IN</sub> measurement range, AC Input                        |            | I <sub>in(rng)</sub>  | 0    |     | 30   | I <sub>AC</sub> |
| I <sub>IN</sub> measurement range, HVDC Input                      |            | I <sub>in(rng)</sub>  | 0    |     | 30   | I <sub>DC</sub> |
| I <sub>IN</sub> measurement accuracy - standard measurement @ 25°C |            | l <sub>in(acc)</sub>  | -5   |     | +5   | % of FL         |
| P <sub>IN</sub> measurement range                                  |            | P <sub>in(rng)</sub>  | 0    |     | 4000 | Win             |
| P <sub>IN</sub> measurement accuracy                               | > 300W     | D                     | -5   |     | +5   | %               |
| standard measurement @ 25°C                                        | < 300W     | P <sub>in(acc)</sub>  | -5   | 50  | 100  | W               |
| Fan Speed measurement range                                        |            |                       | 0    |     | 30k  | RPM             |
| Fan Speed measurement accuracy                                     |            |                       | -10  |     | 10   | %               |
| Fan speed control range                                            |            | <del></del>           | 0    |     | 100  | %               |

### **Environmental Specifications**

| Parameter            |                            | Min              | Тур     | Max      | Units     | Notes                                          |
|----------------------|----------------------------|------------------|---------|----------|-----------|------------------------------------------------|
| Ambient Temperatu    | ıre                        | -10 <sup>8</sup> |         | 50       | °C        | Air inlet from sea level to 5,000 feet.        |
| Exhaust Air Tempera  | ature                      |                  |         | 25       | °C        | Maximum allowed internal temperature rise      |
| Storage Temperatur   | re                         | 40               |         | 85       | °C        |                                                |
| Non-operating Altitu | ude                        |                  |         | 8200/30k | m / ft    |                                                |
| Power Derating with  | n Temperature <sup>9</sup> |                  |         | 2.0      | %/°C      | 50°C to 60°C                                   |
| Power Derating with  | n Altitude                 |                  |         | 2.0      | C/1000 ft | Above 5000/1524 ft/m to 13000/3962 ft/m        |
| Acoustic noise       |                            |                  | 55      |          | dbA       | Full load                                      |
| Over Temperature P   | Protection                 |                  | 125/110 |          | °C        | Shutdown / restart [internally measuredpoints] |
| Humidity             | Operating                  | 5                |         | 95       | %         |                                                |
|                      | Storage                    | 5                |         | 95       | %         | Relative humidity, non-condensing              |
| Shock and Vibration  | acceleration               |                  | ·       | 2.4      | Grms      | IPC-9592B, Class II                            |



### **Environmental Specifications (continued)**

### EMC

| Parameter                                       | Criteria                   | Standard                                                                                            | Level  | Test                                                                                                                            |
|-------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|
| AC input/DC input <sup>10</sup>                 | Conducted emissions        | EN55032, FCC Docket 20780 part 15, subpart<br>J Meets EN61000-3-2                                   | A +6dB | 0.15 – 30MHz<br>0 – 2 KHz                                                                                                       |
|                                                 | Radiated emissions EN55032 |                                                                                                     | A +6dB | 30 – 10000MHz                                                                                                                   |
|                                                 |                            |                                                                                                     | В      | -30%, 10ms                                                                                                                      |
|                                                 | Line sags and              | EN61000-4-11                                                                                        | В      | -60%, 100ms                                                                                                                     |
|                                                 | interruptions              | _                                                                                                   | В      | -100%, 5sec                                                                                                                     |
| Input Immunity                                  |                            | Output will stay above 40V <sub>DC</sub> @ 75% load<br>Sag must be higher than 80V <sub>rms</sub> . | А      | 25% line sag for 2 seconds<br>1 cycle interruption                                                                              |
| (AC and DC)                                     | Lightning surge            | EN61000-4-5, Level 4, 1.2/50μs – error free                                                         | А      | 4kV, com mode, 2kV diff mode.<br>*cover ETSI EN 300-132-3-1 about<br>2KV CM/DM surge requirement on<br>380V <sub>DC</sub> rated |
|                                                 |                            | ANSI C62.41 - level A3                                                                              | В      | 6kV, common & differential                                                                                                      |
|                                                 | Fast transients            | EN61000-4-4, Level 3                                                                                | В      | 5/50ns, 2kV (common mode)                                                                                                       |
|                                                 |                            |                                                                                                     | А      | From Ut to 260V, back to Ut, duration 1 min.                                                                                    |
|                                                 | Voltage variation          |                                                                                                     | А      | From Ut to 400V, back to Ut, duration 1 min.                                                                                    |
|                                                 | ronage variation           |                                                                                                     | В      | From Ut to 410V, back to Ut, duration 1 s.                                                                                      |
| Input Immunity<br>(Ut=380V <sub>DC</sub> rated) |                            | ETSI EN 300-132-3-1                                                                                 | В      | From Ut to 420V, back to Ut, duration 10ms.                                                                                     |
|                                                 | Voltage dips <sup>11</sup> |                                                                                                     | А      | From Ut to 260V, back to Ut, duration 10ms.                                                                                     |
|                                                 | Valtaga interpuntian       |                                                                                                     | А      | From Ut to 0V, back to Ut, duration 10ms. low impedance                                                                         |
|                                                 | Voltage interruption       |                                                                                                     | В      | From Ut to 0V, back to Ut,<br>duration 1s. High impedance                                                                       |
|                                                 | Conducted RF fields        | EN61000-4-6, Level 3                                                                                | А      | 130dBμV, 0.15-80MHz, 80% AM                                                                                                     |
| Enclosure immunity                              | Radiated RF fields         | EN61000-4-3, Level 3                                                                                | А      | 10V/m, 80-1000MHz, 80% AM                                                                                                       |
| Enclosure infinitifity                          |                            | ENV 50140                                                                                           | А      |                                                                                                                                 |
|                                                 | ESD                        | EN61000-4-2, Level 4                                                                                | В      | 8kV contact, 15kV air                                                                                                           |



### **Timing diagrams**

Response to AC input fluctuations



T1 – ride through time

T2 – hold up time

T3 – delay time

T4 – rise time

T5 – power fail warning

INPUT LED



#### **Control and Status**

The Rectifier shall provide two means for monitor/control: analog or PMBus™. Details of analog control and the PMBus™ based protocol are provided in this data sheet.

**Control hierarchy**: Some features, such as output voltage, shall be controlled both through hardware and firmware. For example, the output voltage is controlled both by a signal pin  $(V_{prog})$  and a PMBus command, (OPERATION).

Unless otherwise noted, the signal pin controls the feature until the firmware command is executed. However, once the firmware command has been executed, the signal pin is ignored. In the above example, the rectifier will no longer 'listen' to the  $V_{prog}$  pin if the OPERATION command has been executed.

In summary,  $V_{prog}$  is utilized for initialized configuration of the output voltage and to change the output voltage when PMBus is not used for that function.

**Signal Reference**: Unless otherwise noted, all signals are referenced to Logic\_GND. See the Signal Definitions Table at the end of this document for further description of all the signals.

Logic\_GND is isolated from the main output of the rectifier for PMBus communications. Communications and the 5V/3.3V standby output are not connected to main power return ( $V_{out}$  (-)) and shall be tied to the system digital ground point selected by the user.

Logic\_GND is capacitively coupled to Chassis\_GND inside the rectifier. The maximum voltage differential between Logic\_GND and Chassis\_GND should be less than  $100V_{DC}$ .

Delayed overcurrent shutdown during startup: Rectifiers are programmed to stay in a constant current state for up to 20 seconds during power up. This delay has been introduced to permit the orderly application of input power to a subset of paralleled front-ends during power up. If the overload persists beyond the 20 second delay, the front-end will revert back into its programmed state of overload protection.

Unit in Power Limit or in Current Limit: When output voltage is >  $10V_{DC}$  the Output LED will continue blinking. When output voltage is <  $10V_{DC}$ , if the unit is in the RESTART mode, it goes into hiccup. When the unit is ON the output LED is ON, when the unit is OFF the output LED is OFF.

When the unit is in latched shutdown the output LED is OFF.

**Auto restart**: Auto-restart is the default configuration for over- current and over-temperature shutdowns. These features are configured by the PMBus™ fault response commands

An overvoltage shutdown is followed by three attempted restarts, each restart delayed 1 second, within a 1 minute window. If within the 1 minute window three attempted restarts failed, the unit will latch OFF. If within the 1 minute less than 3 shutdowns occurred then the count for latch OFF resets and the 1 minute window starts all over again.

Restart after a latchoff: PMBus™ fault\_response commands shall be configured to direct the rectifier to remain latched off for over\_temperature and over current.

To restart after a latch off either of five restart mechanisms are available.

- 1. The hardware pin ON/OFF may be cycled OFF/ON.
- The unit may be commanded to restart via i<sup>2</sup>c cycling the output OFF followed by ON.
- 3. Remove and reinsert the unit.
- 4. Turn OFF and then turn ON input power
- 5. Changing firmware from latch off to restart.

Each of these commands must keep the rectifier in the OFF state for at least 2 seconds, with the exception of changing to restart.

A successful restart shall clear all alarm registers, set the restarted successful bit of the Status\_2 register.

A power system that is comprised of a number of rectifiers could have difficulty restarting after a shutdown event because of the non-synchronized behavior of the individual rectifiers.

Implementing the latch-off mechanism permits a synchronized restart that guarantees the simultaneous restart of the entire system.



#### Control and Status (continued)

A synchronous restart shall be implemented by;

- 1. Issuing a GLOBAL OFF and then ON command
- Toggling Off and then ON the ON/OFF (ENABLE) signal
- 3. Removing and reapplying input commercial power to the entire system.

The rectifiers should be turned OFF for at least 20 – 30 seconds in order to discharge all internal bias supplies and reset the soft start circuitry of the individual rectifiers.

### **Control Signals**

Device address in  $I^2C$  mode: Address bits A2, A1, A0 set the specific address of the  $\mu P$  in the rectifier. With these four bits, up to eight (8) rectifiers shall be independently addressed on a single  $I^2C$  bus. The least significant bit x (LSB) of the address byte is set to either write [0] or read [1]. A write command instructs the rectifier. A read command accesses information from the rectifier.

| Device    | Address | i | Address Bit Assignments |   |   |    |    |    |     |  |  |
|-----------|---------|---|-------------------------|---|---|----|----|----|-----|--|--|
|           |         | 7 | 6                       | 5 | 4 | 3  | 2  | 1  | 0   |  |  |
| μΡ        | 40 – 47 | 1 | 0                       | 0 | 0 | A2 | A1 | A0 | R/W |  |  |
| Broadcast | 00      | 0 | 0                       | 0 | 0 | 0  | 0  | 0  | 0   |  |  |
|           |         | M | SB                      |   |   |    |    |    | LSB |  |  |

Global Broadcast: This is a powerful command because it instruct all rectifiers to respond simultaneously. A read instruction should never be accessed globally. The rectifier should issue an 'invalid command' state if a 'read' is attempted globally.

For example, changing the 'system' output voltage requires the global broadcast so that all paralleled rectifiers change their output simultaneously. This command shall also turn OFF the 'main' output or turn ON the 'main' output of all rectifiers simultaneously. Unfortunately, this command does have a side effect. Only a single rectifier needs to pull down the ninth acknowledge bit. To be certain that each rectifier responded to the global instruction, a READ instruction should be executed to each rectifier to verify that the command properly executed. The GLOBAL BROADCAST command should only be executed for write instructions to slave devices.

Voltage programming (V<sub>prog</sub>): Hardware voltage programming controls the output voltage until a software command to change the output voltage is executed. Software voltage programming permanently overrides the hardware margin setting and the rectifier no longer listens to any hardware margin settings until power to the controller is interrupted, for example if input power or bias power is recycled.

An analog voltage on this signal shall vary the output voltage from  $48V_{dc}$  to  $56V_{dc}$ .



Diagram showing the V<sub>prog</sub> adjustment.

The  $V_{prog}$  pin level should be set by connecting a resistor from the  $V_{prog}$  pin to Logic\_GND external to the rectifier as shown in the diagram. Programming shall be accomplished either by a resistor as described or by a voltage source injecting a precision voltage level into the  $V_{prog}$  pin. Above  $3V_{dc}$  the rectifier sets the output to its default state.

Hardware voltage programming controls the output voltage until a software margin command is executed. Software voltage programming (margining) permanently overrides the hardware margin setting and the rectifier no longer listens to any hardware margin settings until power to the controller is interrupted, for example if input power or bias power is recycled.

When bias power is recycled to the controller the controller restarts into its default configuration, programmed to set the output as instructed by the  $V_{prog}$  pin. Again, subsequent software commanded settings permanently override the margin setting. As an example, adding a resistor between  $V_{prog}$  and Logic\_GND is an effective way of changing the factory set point of the rectifier to whatever voltage level is desired by the user during initial start-up.



#### **Control Signals** (continued)

Load share (Ishare): The power supply compares its internal sourced current to the current requested by the current share pin. If the difference is > 10A, a fault is issued.

<code>ON/OFF</code>: Shall controls the main  $54V_{DC}$  output when either analog control or PMBus protocols are selected, as configured by the Protocol pin. This pin must be pulled low to turn ON the rectifier. The rectifier will turn OFF if either the ON/OFF or the Interlock pin is released. This signal is referenced to Logic GND.

**Interlock:** This is a shorter pin that shall be utilized for hot-plug applications to ensure that the rectifier turns OFF before the power pins are disengaged. It also ensures that the rectifier turns ON only after the power pins have been engaged. Must be connected to V\_OUT ( - ) for the rectifier to be ON.

Module Present: This signal shall be tied to Logic\_GND inside the rectifier. It's intent is to provide a signal to the system that a rectifier is physically present in the slot.

**8V\_INT**: Single wire connection between rectifiers, Provides bias to the secondary processor of an unpowered rectifier.

**ETSI\_SET:** This signal is used to set HVDC input range. Open is set unit to operate with  $180\sim400V_{DC}$  rated range; Tied to LGND is set unit to operate with  $260\sim400V_{DC}$  rated range to compliance ETSI EN300-132-3-1. This signal configuration has no effect on AC input operation.

#### **Status Signals**

**PG# – Power good**: This signal is HI when the main output is within regulation and goes LO for the duration listed in this data sheet prior to the output decaying below the listed voltage level.

Fault#: A TTL compatible status signal representing whether a Fault occurred. This signal needs to be pulled HI externally through a resistor. This signal goes LO for any failure that requires rectifier replacement. These faults may be due to:

- Fan failure
- Over-temperature shutdown
- Over-voltage shutdown
- Internal Rectifier Fault

See Footnote on Page No. 33

Over temp warning (OTW#): A TTL compatible status signal representing whether an over temperature exists. This signal needs to be pulled HI externally through a resistor. If an over temperature should occur, this signal would pull LO for approximately 10 seconds prior to shutting down the rectifier. In its default configuration, the unit would restart if internal temperatures recover within normal operational levels. At that time the signal reverts back to its open collector (HI) state.

Alert#: A TTL compatible status signal, This signal needs to be pulled HI externally through a resistor.

**Power\_CAP**: This signal is HI when the main output is 3000w and goes LO when the main output is 1400w.

#### **Serial Bus Communications**

The I<sup>2</sup>C interface facilitates the monitoring and control of various operating parameters within the unit and transmits these on demand over an industry standard I<sup>2</sup>C Serial bus.

All signals are referenced to 'Logic\_GND'.

**Pull-up resistors:** The clock, data, and Alert# lines do not have any internal pull-up resistors inside the rectifier. The customer is responsible for ensuring that the transmission impedance of the communications lines complies with I<sup>2</sup>C and SMBus standards.

**Serial Clock (SCL):** The clock pulses on this line are generated by the host that initiates communications across the I<sup>2</sup>C Serial bus. This signal needs to be pulled HI externally through a resistor as necessary to ensure that rise and fall time timing and the maximum sink current is in compliance to the I<sup>2</sup>C / SMBus specifications.

**Serial Data (SDA):** This line is a bi-directional data line. This signal needs to be pulled HI externally through a resistor as necessary to ensure that rise and fall time timing and the maximum sink current is in compliance to the I<sup>2</sup>C /SMBus specifications.

#### **Digital Feature Descriptions**

PMBus<sup>™</sup> compliance: The rectifier is fully compliant to the Power Management Bus (PMBus<sup>™</sup>) rev1.2 requirements. This Specification shall be obtained from <a href="www.pmbus.org">www.pmbus.org</a>. 'Manufacturer Specific' commands are used to support additional instructions that are not in the PMBus<sup>™</sup> specification.



### **Digital Feature Descriptions** (continued)

All communication over the PMBus interface must support the Packet Error Checking (PEC) scheme. The PMBus master must generate the correct PEC byte for all transactions, and check the PEC byte returned by the rectifier.

The Alert# response protocol (ARA) where by the PMBus Master shall inquire who activated the Alert# signal is also supported. This feature is described in more detail later on. Non-volatile memory is used to store configuration settings. Not all settings programmed into the device are automatically saved into this non-volatile memory. Only those specifically identified as capable of being stored shall be saved. (see the Table of Commands for which command parameters shall be saved to non-volatile storage).

Non-supported commands: Non supported commands are flagged by setting the appropriate STATUS bit and issuing an Alert# to the 'host' controller.

If a non-supported read is requested the rectifier will return 0x00h for data.

**Data out-of-range:** The rectifier validates data settings and sets the data out-of-range bit and Alert# if the data is not within acceptable range.

Master/Slave: The 'host controller' is always the MASTER. Rectifiers are always SLAVES. SLAVES cannot initiate communications or toggle the Clock. SLAVES also must respond expeditiously at the command of the MASTER as required by the clock pulses generated by the MASTER.

Clock stretching: The 'slave'  $\mu$ Controller inside the rectifier may initiate clock stretching if it is busy and it desires to delay the initiation of any further communications. During the clock stretch the 'slave' may keep the clock LO until it is ready to receive further instructions from the host controller. The maximum clock stretch interval is 25ms.

The host controller needs to recognize this clock stretching, and refrain from issuing the next clock signal, until the clock line is released, or it needs to delay the next clock pulse beyond the clock stretch interval of the rectifier.

Note that clock stretching can only be performed after completion of transmission of the 9th ACK bit, the exception being the START command.



Figure 15. Example waveforms showing clock stretching

I<sup>2</sup>C Bus Lock-Up detection: The device will abort any transaction and drop off the bus if it detects the bus being held low for more than 35ms.

Communications speed: Both 100kHz and 400kHz clock rates are supported. The rectifiers default to the 100kHz clock rate.

Packet Error Checking (PEC): The rectifier will not respond to commands without the trailing PEC. The integrity of communications is compromised if packet error correction is not employed. There are many functional features, including turning OFF the main output, that require validation to ensure that the desired command is executed.

PEC is a CRC-8 error-checking byte, based on the polynomial  $C(x) = x^8 + x^2 + x + 1$ , in compliance with PMBus<sup>TM</sup> requirements. The calculation is based in all message bytes, including the originating write address and command bytes preceding read instructions. The PEC is appended to the message by the device that supplied the last byte.

Alert#: The rectifier shall issue Alert# driven from either its internal micro controller ( $\mu$ C) or from the I²C bus master selector stage. That is, the Alert# signal of the internal  $\mu$ C funnels through the master selector stage that buffers the Alert# signal and splits the signal to the two Alert# signal pins exiting the rectifier. In addition, the master selector stage signals its own Alert# request to either of the two Alert# signals when required.

The  $\mu$ C driven Alert# signal informs the 'master/host' controller that either a STATE or ALARM change has occurred. Normally this signal is HI. The signal will change to its LO level if the rectifier has changed states and the signal will be latched LO until the rectifier receives a 'clear\_faults' instruction.



### **Digital Feature Descriptions** (continued)

The signal will be triggered for any state change, including the following conditions;

- V<sub>IN</sub> under or over voltage
- V<sub>out</sub> under or over voltage
- I<sub>OUT</sub> over current
- Over Temperature warning or fault
- Fan Failure
- Communication error
- PEC error
- Invalid command
- Internal faults

Alert#\_0 ,the defaulted I<sup>2</sup>C side in control, is asserted during power up to notify the master that a new rectifier has been added to the bus.

The rectifier will clear the Alert# signal (release the signal to its HI state) upon the following events:

- Receiving a CLEAR\_FAULTS command
- Bias power to the processor is recycled.

The rectifier will re-assert the Alert line if the internal state of the power supply has changed, even if that information cannot be reported by the status registers until a clear\_faults is issued by the host. If the Alert asserts, the host should respond by issuing a clear\_faults to retire the alert line (this action also provides the ability to change the status registers). This action triggers another Alert assertion because the status registers changed states to report the latest state of the power supply. The host is now able to read the latest reported status register information and issue a clear\_faults to retire the Alert signal.

**Re-initialization**: The  $I^2C$  code is programmed to re-initialize if no activity is detected on the bus for 5 seconds. Re-initialization is designed to guarantee that the I2C  $\mu$ Controller does not hang up the bus. Although this rate is longer than the timing requirements specified in the SMBus specification, it had to be extended in order to ensure that a re-initialization would not occur under normal transmission rates. During the few  $\mu$ seconds required to accomplish re-initialization the  $I^2C$   $\mu$ Controller may not recognize a command sent to it. (i.e. a start condition).

Read back delay: The rectifier issues the Alert# notification as soon as the first state change occurred. During an event a number of different states shall be transitioned to before the final event occurs. If a read back is implemented rapidly by the host a successive Alert# could be triggered by the transitioning state of the rectifier. In order to avoid successive Alert# s and read back and also to avoid reading a transitioning state, it is prudent to wait more than 2 seconds after the receipt of an Alert# before executing a read back. This delay will ensure that only the final state of the rectifier is captured.

Successive read backs: Successive read backs to the rectifier should not be attempted at intervals faster than every one second. This time interval is sufficient for the internal processors to update their data base so that successive reads provide fresh data.

Global Broadcast: This is a powerful command because it instruct all rectifiers to respond simultaneously. A read instruction should never be accessed globally. The rectifier should issue an 'invalid command' state if a 'read' is attempted globally.

For example, changing the 'system' output voltage requires the global broadcast so that all paralleled rectifiers change their output simultaneously. This command shall also turn OFF the 'main' output or turn ON the 'main' output of all rectifiers simultaneously. Unfortunately, this command does have a side effect. Only a single rectifier needs to pull down the ninth acknowledge bit. To be certain that each rectifier responded to the global instruction, a READ instruction should be executed to each rectifier to verify that the command properly executed. The GLOBAL BROADCAST command should only be executed for write instructions to slave devices.

**Dual, redundant buses:** Two independent I<sup>2</sup>C lines provide true communications bus redundancy and allow two independent controllers to sequentially control the rectifier. For example, a short or an open connection in one of the I<sup>2</sup>C lines does not affect communications capability on the other I<sup>2</sup>C line. Failure of a 'master' controller does not affect the rectifiers and the second 'master' shall take over control at any time.



### **Digital Feature Descriptions (continued)**

Conceptually, a Digital Signal Processor (DSP) referenced to  $V_{\text{out}}(\text{-})$  of the rectifier provides secondary control. A Bidirectional Isolator provides the required isolation between power GND,  $V_{\text{out}}(\text{-})$  and signal GND (Logic\_GND). A secondary micro controller provides instructions to and receives operational data from the DSP. The secondary micro controller also controls the communications over two independent I2C lines to two independent system controllers.



The secondary micro controller is designed to default to  $I^2C_0$  when powered up. If only a single system controller is utilized, it should be connected to  $I^2C_0$ . In this case the  $I^2C_1$  line is totally transparent as if it does not exist.

If two independent system controllers are utilized, then one of them should be connected to  $I^2C_0$  and the other to  $I^2C_1$ .

At power up the master connected to I<sup>2</sup>C\_0 has control of the bus. See the section on Dual Master Control for further description of this feature.

#### PMBus<sup>TM</sup> Commands

**Standard instruction:** Up to two bytes of data may follow an instruction depending on the required data content. Analog data is always transmitted as LSB followed by MSB. PEC is mandatory and includes the address and data fields.

| 1 | 8             |    | 1 | 8            | 1 |
|---|---------------|----|---|--------------|---|
| S | Slave address | Wr | Α | Command Code | Α |

| 8             | 1 | 8              | 1 | 8   | 1 | 1 |
|---------------|---|----------------|---|-----|---|---|
| Low data byte | Α | High data byte | Α | PEC | Α | Р |

☐ Master to Slave ☐ Slave to Master

SMBUS annotations:

S – Start, Wr – Write, Sr – re-Start, Rd – Read,

A – Acknowledge, NA – not-acknowledged, P – Stop

Standard READ: Up to two bytes of data may follow a READ request depending on the required data content. Analog data is always transmitted as LSB followed by MSB. PEC is mandatory and includes the address and data fields.

| П | 1     |     | 7    | 7        |         | 1 1 8 |   |   |    |              | 1  |   |  |   |
|---|-------|-----|------|----------|---------|-------|---|---|----|--------------|----|---|--|---|
| , | S     | Sla | ve a | ddress   | Wr      |       |   | Α |    | Command Code |    |   |  | Α |
|   |       |     |      |          |         |       |   |   |    |              |    |   |  |   |
|   |       | 1   |      | 7        |         |       | 1 | 1 |    | 8            | 3  | 1 |  |   |
|   |       | Sr  | S    | lave Add | ress Rd |       |   | Α |    | LS           | SB | Α |  |   |
|   |       |     |      |          |         |       |   |   |    |              |    |   |  |   |
|   |       |     |      | 8        | 1       | 1     |   |   | 8  |              |    | 1 |  | 1 |
|   |       |     |      |          |         |       |   | _ |    | г .          |    | _ |  |   |
| L | MSB A |     |      |          | PE      | .C    |   |   | NA | P            | )  |   |  |   |

**Block communications**: When writing or reading more than two bytes of data at a time BLOCK instructions for WRITE and READ commands are used instead of the Standard Instructions above to write or read any number of bytes greater than two.

#### Block write format:

| 1 | L  |     | 7        |     |     | 1      | 1   |   |   |      |     | 8  | 3          |    |   | 1 |  |
|---|----|-----|----------|-----|-----|--------|-----|---|---|------|-----|----|------------|----|---|---|--|
| 9 | 0) | 0,  | Slave ad | dre | ess | Wr     | А   |   |   |      |     |    | mai<br>ode | nd |   | Α |  |
|   |    |     |          |     |     |        |     |   |   |      |     |    |            |    |   |   |  |
|   |    |     | 8        |     | 1   | 8      |     | 1 |   | 8    |     |    | 1          |    |   |   |  |
|   | Ву | ⁄te | count =  | Z   | А   | Data   | a 1 | A | 7 | Data | a 2 |    | Δ          | ١. |   |   |  |
|   |    |     |          |     |     |        |     |   |   |      |     |    |            |    |   |   |  |
|   |    |     | 8        |     | 1   | 8      |     |   |   | 1    |     | 8  |            | 1  | 1 |   |  |
|   |    |     |          | 1   | 4   | Data N |     |   |   | Α    |     | PΕ | С          | Α  | Ρ |   |  |

#### Block read format:

|   |    |    |                    |       | _  |                |     |     |   |   |       |     |        |    |   |   |   |   |
|---|----|----|--------------------|-------|----|----------------|-----|-----|---|---|-------|-----|--------|----|---|---|---|---|
| 1 |    |    | 7                  |       | 1  | L              | 1   |     |   |   |       |     | 3      | 3  |   |   | 1 | 1 |
| S |    | SI | Slave address Wr A |       |    |                |     |     |   | C | comma | nd  | Cod    | de | P | 4 |   |   |
|   |    |    |                    |       |    |                |     |     |   |   |       |     |        |    |   |   |   |   |
|   | 1  |    | 7                  | •     |    |                | 1   |     | 1 |   |       |     |        |    |   |   |   |   |
|   | Sr |    | Slave A            | ddre: | SS | F              | ₹d  |     | Α |   |       |     |        |    |   |   |   |   |
|   |    |    |                    |       |    |                |     |     |   |   |       |     |        |    |   |   |   |   |
|   |    |    | 8                  |       | 1  |                | 8   |     |   |   | 1     |     | 8      |    | 1 |   |   |   |
|   |    | Ву | rte count =        | N A   | 4  | D              | ata | 1   |   |   | Α     |     | Data 2 |    | A | A |   |   |
|   |    |    |                    |       |    |                |     |     |   |   |       |     |        |    |   |   |   |   |
|   |    |    | 8                  | 1     |    | 8              |     |     |   | 1 |       |     | 8      |    | 1 |   |   | 1 |
|   |    |    |                    | Α     | [  | Data N A PEC N |     | a N |   | Α |       | PEC |        | NA |   | Р |   |   |

Linear Data Format: The definition is identical to Part II of the PMBus Specification. All standard PMBus values, with the exception of output voltage related functions, are represented by the linear format described below. Output voltage functions are represented by a 16 bit mantissa. Output voltage has a E=9 constant exponent.

The Linear Data Format is a two byte value with an 11-bit, two's complement mantissa and a 5-bit, two's complement exponent or scaling factor, its format is shown below.



### PMBus<sup>TM</sup> Commands (continued)

|              |                     |  | Dat | a B | yte | Hig | jh |  |  |     | Dat  | ta B | yte | Lov | ٧ |   |
|--------------|---------------------|--|-----|-----|-----|-----|----|--|--|-----|------|------|-----|-----|---|---|
| Bit          | Bit 7 6 5 4 3 2 1 0 |  |     |     |     |     |    |  |  |     | 5    | 4    | 3   | 2   | 1 | 0 |
| Exponent (E) |                     |  |     |     |     |     |    |  |  | Man | tiss | a (M | )   |     |   |   |

The relationship between the Mantissa, Exponent, and Actual Value (V) is given by the following equation:

 $V = M * 2^{E}$ 

Where: V is the value, M is the 11-bit, two's complement mantissa, E is the 5-bit, two's complement exponent

#### Standard features

Supported features that are not readable: The commands below are supported at the described setting but they cannot be read back through the command set.

| Command              | Comments                                                                                                                        |  |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ON_OFF_CONFIG (0x02) | Both the CNTL pin, and the OPERATION command, enabling or disabling the output, are supported. Other options are not supported. |  |  |  |  |  |

| Command               | Comments       |
|-----------------------|----------------|
| Capability (0x19)     | 400KHz, ALERT# |
| PMBus revision (0x98) | 1.2            |

Status and Alarm registers: The registers are updated with the latest operational state of the rectifier. For example, whether the output is ON or OFF is continuously updated with the latest state of the rectifier. However, alarm information is maintained until a clear\_faults command is received from the host. For example, the shutdown or OC\_fault bits stay in their alarmed state until the host clears the registers.

A clear\_faults clears all registers. If a fault still persists after the clear\_faults is commanded, the register bit annunciating the fault is reset again.

#### PMBus<sup>TM</sup> Command set:

| Command                              | Hex<br>Code | Data<br>Field | Non- Volatile<br>Memory<br>Storage <sup>12</sup> /<br>Default |
|--------------------------------------|-------------|---------------|---------------------------------------------------------------|
| Operation                            | 0x01        | 1             | Yes/80                                                        |
| Clear_Faults                         | 0x03        | 0             |                                                               |
| Write Protect                        | 0x10        | 1             | Yes/00                                                        |
| Restore_default_all                  | 0x12        | 0             | · · · · · · · · · · · · · · · · · · ·                         |
| Restore_user_all                     | 0x16        | Х             |                                                               |
| Store_user_code                      | 0x17        | 1             | yes                                                           |
| Restore_user_code                    | 0x18        | 1             |                                                               |
| Vout_mode                            | 0x20        | 1             |                                                               |
| Vout_command                         | 0x21        | 2             | yes                                                           |
| Vin ON                               | 0x35        | 2             |                                                               |
| <br>Vin_OFF                          | 0x36        | 2             |                                                               |
| Fan_config_1_2                       | 0x3A        | 1             | Yes / 90                                                      |
| Fan command 1                        | 0x3B        | 2             | · · · · · · · · · · · · · · · · · · ·                         |
|                                      |             |               |                                                               |
| Vout_OV_fault_limit                  | 0x40        | 2             | Yes / 59                                                      |
| Vout_OV_fault_response               | 0x41        | 1             | No / 80                                                       |
| Vout_OV_warn_limit                   | 0x42        | 2             | Yes / 58.5                                                    |
| Vout_UV_warn_limit                   | 0x43        | 2             | Yes / 45                                                      |
| Vout_UV_fault_limit                  | 0x44        | 2             | Yes / 44                                                      |
| Vout_UV_fault_response               | 0x45        | 1             | No / C0                                                       |
| lout_OC_fault_limit                  | 0x46        | 2             | Yes / 59.2                                                    |
| lout_OC_fault_response <sup>13</sup> | 0x47        | 1             | Yes / F8                                                      |
| lout_OC_LV_fault_limit               | 0x48        | 2             | Yes/36                                                        |
| lout_OC_warn_limit                   | 0x4A        | 2             | Yes / 57.7                                                    |
| OT_fault_limit                       | 0x4F        | 2             | Yes/120                                                       |
| OT_fault_response <sup>14</sup>      | 0x50        | 1             | Yes / C0                                                      |
| OT_warn_limit                        | 0x51        | 2             | Yes/115                                                       |
| Vin_OV_fault_limit                   | 0x55        | 2             | No/ 300                                                       |
| Vin_OV_fault_response                | 0x56        | 1             | No/C0                                                         |
| Vin_OV_warn_limit                    | 0x57        | 2             | Yes / 295                                                     |
| Vin_UV_warn_limit                    | 0x58        | 2             | Yes / 87.5                                                    |
| Vin_UV_fault_limit                   | 0x59        | 2             | Yes / 80                                                      |
| Vin_UV_fault_response                | 0x5A        | 1             | No/C0                                                         |
|                                      |             |               | •                                                             |
| Status_byte                          | 0x78        | 1             |                                                               |
| Status_word (+ byte)                 | 0x79        | 1             |                                                               |
| Status_Vout                          | 0x7A        | 1             |                                                               |
| Status_lout                          | 0x7B        | 1             |                                                               |
| Status_Input                         | 0x7C        | 1             |                                                               |
| Status_temperature                   | 0x7D        | 1             |                                                               |
| Status_CML                           | 0x7E        | 1             |                                                               |
| Status_fans_1_2                      | 0x81        | 1             |                                                               |
| Read_Vin                             | 0x88        | 2             |                                                               |
| Read_lin                             | 0x89        | 2             |                                                               |
| Read_Vout                            | 0x8B        | 2             |                                                               |
| Read_lout                            | 0x8C        | 2             |                                                               |
| Read_temp_PFC                        | OXBD        | 2             |                                                               |
|                                      |             |               |                                                               |



### PMBus<sup>TM</sup> Commands (continued)

PMBus<sup>TM</sup> Command set: (continued)

| Command                   | Hex<br>Code | Data<br>Field | Non-Volatile<br>Memory<br>Storage <sup>15</sup> /<br>Default |
|---------------------------|-------------|---------------|--------------------------------------------------------------|
| Read_temp_dc_pri          | 0x8E        | 2             |                                                              |
| Read_temp_dc_sec          | 0x8F        | 2             |                                                              |
| Read_fan_speed_1          | 0x90        | 2             |                                                              |
| Read_fan_speed_2          | 0x91        | 2             |                                                              |
| Read_Pin                  | 0x97        | 2             |                                                              |
| Mfr_ID                    | 0x99        | 6             |                                                              |
| Mfr_model                 | 0x9A        | 16            |                                                              |
| Mfr_revision              | 0x9B        | 8             |                                                              |
| Mfr_serial                | 0x9E        | 16            |                                                              |
| Status_summary            | 0xD0        | 12            |                                                              |
| Status unit               | 0xD1        | 2             |                                                              |
| Status_alarm              | 0xD2        | 4             |                                                              |
| Read_fan_speed            | 0XD3        | 7             |                                                              |
| Read_input                | 0xD4        | 5             |                                                              |
| Read firmware rev         | 0xD5        | 7             |                                                              |
| Read run timer            | 0xD6        | 4             |                                                              |
| Status bus                | 0xD7        | 1             |                                                              |
| <br>Take_over_bus_control | 0xD8        |               | yes                                                          |
| EEPROM Record             | 0xD9        | 64            | yes                                                          |
| Read_temp_exhaust         | 0xDA        | 2             | · · · · · · · · · · · · · · · · · · ·                        |
| Read_temp_inlet           | 0xDB        | 2             |                                                              |
| Reserved for factory use  | 0XDC        |               |                                                              |
| Reserved for factory use  | OXDD        |               |                                                              |
| Reserved for factory use  | OXDE        |               |                                                              |
| Test_Function             | 0xDF        | 1             |                                                              |
|                           |             |               |                                                              |
|                           | ade com     |               |                                                              |
| Password                  | 0xE0        | 4             |                                                              |
| Target_list               | 0xE1        | 4             |                                                              |
| Compatibility_code        | 0xE2        | 16            |                                                              |
| Software_version          | 0xE3        | 7             |                                                              |
| Memory_capability         | 0xE4        | 7             |                                                              |
| Application_status        | 0xE5        | 1             |                                                              |
| Boot_loader               | 0xE6        | 1             |                                                              |
| Data_transfer             | 0xE7        | ≤32           |                                                              |
| Product comcode           | 0xE8        | 11            |                                                              |
| Upload_black_box          | 0xF0        | ≤32           |                                                              |

### **Command Descriptions**

Operation (0x01): Turns the 54V output ON or OFF. The default state is ON at power up. Only the following data bytes are supported:

| DATA BYTE |
|-----------|
| 0x80      |
| 0x00      |
|           |

To RESET the rectifier using this command, command the rectifier OFF, wait at least 2 seconds, and then command the rectifier back ON. All alarms and shutdowns are cleared during a restart.

Clear\_faults (0x03): Clears all STATUS and FAULT registers and resets the Alert# line of the I<sup>2</sup>C side in control. The I<sup>2</sup>C side not in control cannot clear registers in the power supply. This command is always executable.

If a fault still persists after the issuance of the clear\_faults command, the specific registers indicating the fault are reset and, the Alert# line is activated again.

WRITE\_PROTECT register (0x10): Used to control writing to the PMBus device. The intent of this command is to provide protection against accidental changes. All supported commands may have their parameters read, regardless of the write\_protect settings. The contents of this register cannot be stored into non-volatile memory using the Store\_user\_code command. The default setting of this register is enable\_all\_writes, write\_protect 0x00h. The write\_protect command must always be accepted.

| FUNCTION                                                    | DATA BYTE |
|-------------------------------------------------------------|-----------|
| Enable all writes                                           | 00        |
| Disable all writes except write_protect                     | 80        |
| Disable all writes except<br>write_protect and<br>OPERATION | 40        |

Restore\_Default\_All (0x12): Restores all operating register values and responses to the factory default parameters set in the rectifier. The factory default cannot be changed.

**Restore\_user\_all (0x16):** Restores all operating register values and responses to the user default parameters set in the rectifier. The user default can be changed.

**Store\_user\_code (0x17):** Changes the user default setting of a single register. In this fashion some protection is offered to ensure that only those registers that are desired to be changed are in fact changed.



### **Command Descriptions (continued)**

**Restore\_user\_code (0x18):** Restores the user default setting of a single register.

Vout\_mode (0x20): This is a 'read only' register. The upper three bits specify the supported data format, in this case Linear mode. The lower five bits specify the exponent of the data intwo's complement binary format for output voltage related commands, such as Vout\_command. These commands have a 16 bit mantissa. The exponent is fixed by the rectifier and is returned by this command

| Mode   | Bits [7:5] | Bits [4:0] (Parameter) |
|--------|------------|------------------------|
| Linear | 000b       | xxxxxb                 |

**Vout\_Command (0x21)**: Used to dynamically change the output voltage of the rectifier. This command shall also be used to change the factory programmed default set point of the rectifier by executing a store-user instruction that changes the user default firmware set point.

The default set point shall be overridden by the  $V_{prog}$  signal pin which is designed to override the firmware based default setting during turn ON.

In parallel operation, changing the output voltage should be performed simultaneously to all rectifiers using the Global Address (Broadcast) feature. If only a single rectifier is instructed to change its output, it may attempt to source all the required power which shall cause either a power limit or shutdown condition.

Software programming of output voltage permanently overrides the set point voltage configured by the  $V_{prog}$  signal pin. The program no longer looks at the ' $V_{prog}$  pin' and will not respond to any hardware voltage settings. If power is removed from the  $\mu$ Controller it will reset itself into its default configuration looking at the  $V_{prog}$  signal for output voltage control. In many applications, the  $V_{prog}$  pin is used for setting initial conditions, if different that the factory setting. Software programming then takes over once  $I^2$ C communications are established.

To properly hot-plug a rectifier into a live backplane, the system generated voltage should get re-configured into either the factory adjusted firmware level or the voltage level reconfigured by the  $V_{prog}$  pin. Otherwise, the voltage state of the plugged in rectifier could be significantly different than the powered system.

Programmed voltage range:  $48V_{DC} - 56V_{DC}$ .

A voltage programming example: The task: set the output voltage to  $50.45V_{DC}$ 

The constants for voltage programming are: m = 400, b and R = 0. Multiply the desired set point by the m constant, 50.45 x 400 = 20,180. Convert this binary number to its hex equivalent: 20,180b = 4ED4h. Transmit the data LSB first, followed by MSB, 0 x D44Eh.

Vin\_ON (0x35): This is a 'read only' register that informs the controller at what input voltage level the rectifier turns ON. The default value is tabulated in the data section. The value is contingent on whether the rectifier operates in the low\_line or high\_line mode.

Vin\_OFF (0x36): This is a 'read only' register that informs the controller at what input voltage level the rectifier turns OFF. The default value is tabulated in the data section. The value is contingent on whether the rectifier operates in the low\_line or high\_line mode.

Fan\_config\_1\_2 (0x3A): This command requires that the fan speed be commanded by duty cycle. Both fans must be commanded simultaneously. The tachometer pulses per revolution is not used. Default is duty cycle control.

Fan\_command\_1 (0x3B): This command instructs the rectifier to increase the speed of both fans above what is internally required. The transmitted data byte represents the hex equivalent of duty cycle in percentage, i.e. 100% = 0 x 64h. The command shall increase or decrease fan speed. An incorrect value will result in a 'data error'.

Sending 00h tells the rectifier to revert back to its internal control.

Fan\_command\_2 (0x3C): not used in this rectifier. Issuing this command will result in 'invalid command'.

**Vout\_OV\_fault\_limit (0x40):** Sets the value at which the main output voltage will shut down. The default OV\_fault value is set at 59V<sub>dc</sub>. This level shall be permanently changed and stored in non-volatile memory.



### **Command Descriptions (continued)**

**Vout\_OV\_fault\_response (0x41):** This is a 'read only' register. The only allowable state is a latched state after three retry attempts.

An overvoltage shutdown is followed by three attempted restarts, each successive restart delayed 1 second. If within a 1 minute window three attempted restarts failed, the unit will latch OFF. If less than 3 shutdowns occur within the 1 minute window then the count for latch OFF resets and the 1 minute window starts all over again. This performance cannot be changed.

**Restart after a latched state:** Either of four restart mechanisms is available;

- Hardware pin ON/OFF cycled OFF and then ON.
- Commanded to restart via i<sup>2</sup>c through the Operation command cycled OFF and then ON.
- Remove and reinsert the unit.
- Cycle AC power to the unit.

A successful restart clears all STATUS and ALARM registers.

A power system that is comprised of a number of rectifiers could have difficulty restarting after a shutdown event because of the non-synchronized behavior of the individual rectifiers.

Implementing the latch-off mechanism permits a synchronized restart that guarantees the simultaneous restart of the entire system.

A synchronous restart shall be implemented by;

- Issuing a GLOBAL OFF and then a GLOBAL ON command to all rectifiers
- Toggling Off and then ON the ON/OFF signal, if this signal is paralleled among the rectifiers.
- Removing and reapplying input commercial power to the entire system.

The rectifiers should be OFF for at least 20 – 30 seconds in order to discharge all internal bias supplies and reset the soft start circuitry of the individual rectifiers.

**Vout\_OV\_warn\_limit (0x42):** Sets the value at which a warning will be issued that the output voltage is too high. The default OV\_warn limit is set at 56V<sub>dc</sub>. Exceeding the warning value will set the Alert# signal. This level shall be permanently changed and stored in non-volatile memory.

**Vout\_UV\_warn\_limit (0x43):** Sets the value at which a warning will be issued that the output voltage is too low. The default UV\_warning limit is set at 45V<sub>dc</sub>. Reduction below the warning value will set the Alert# signal. This level shall be permanently changed and stored in non-volatile memory.

Vout\_UV\_fault\_limit (0x44): Sets the value at which the rectifier will shut down if the output gets below this level. The default UV\_fault limit is set at 44V<sub>dc</sub>. This register is masked if the UV is caused by interruption of the input voltage to the rectifier. This level shall be permanently changed and stored in non-volatile memory.

Vout\_UV\_fault\_response (0x45): Sets the response if the output voltage falls below the UV\_fault\_limit. The default UV\_fault\_response is restart (0xC0). The only two allowable states are latched (0x80) and restart (0xC0). The default response state shall be permanently changed and stored in non-volatile memory.

**lout\_OC\_fault\_limit (0x46):** Sets the value at which the rectifier will shut down at High Line. This level shall be permanently changed and stored in non-volatile memory. The Low Line level is not adjustable, it is set at 30A.

**lout\_OC\_fault\_response (0x47):** Sets the response if the output overload exceeds the OC\_Fault\_limit value. The default OC\_fault\_response is hiccup (0xF8). The only two allowable states are latched (0xC0) or hiccup. The default response state shall be permanently changed and stored in non-volatile memory. The response is the same for both low\_line and high\_line operations.

**lout\_OC\_warn\_limit (0x4A):** Sets the value at which the rectifier issues a warning that the output current is getting too close to the shutdown level at high line. This level shall be permanently changed and stored in non-volatile memory. The Low Line level is not adjustable, it is set at 29A.

OT\_fault\_limit (0x4F): Sets the value at which the rectifier responds to an OT event, sensed by the dc-sec sensor. The response is defined by the OT\_fault\_response register.



### **Command Descriptions** (continued)

OT\_fault\_response (0x50): Sets the response if the output overtemperature exceeds the OT\_Fault\_limit value. The default OT\_fault\_response is hiccup (0xC0). The only two allowable states are latched (0x80) or hiccup. The default response state shall be permanently changed and stored in non-volatile memory.

**OT\_warn\_limit (0x51):** Sets the value at which the rectifier issues a warning when the dc-sec temperature sensor exceeds the warn limit.

Vin\_OV\_fault\_limit (0x55): Sets the value at which the rectifier shuts down because the input voltage exceeds the allowable operational limit. The default Vin\_OV\_fault\_limit is set at 300V<sub>ac</sub>. This level shall be permanently lowered and stored in non-volatile memory.

Vin\_OV\_fault\_response (0x56): Sets the response if the input voltage level exceeds the Vin\_OV\_fault\_limit value. The default Vin\_OV\_fault\_response is restart (0xC0). The only two allowable states are latched (0x80) and restart (0xC0). The default response state shall be permanently changed and stored in non- volatile memory.

Vin\_UV\_warn\_limit (0x58): This is another warning flag indicating that the input voltage is decreasing dangerously close to the low input voltage shutdown level. The default UV\_fault\_limit is 87.5V<sub>ac</sub>. This level shall be permanently raised, but not lowered, and stored in non-volatile memory.

Vin\_UV\_fault\_limit (0x59): Sets the value at which the rectifier shuts down because the input voltage falls below the allowable operational limit. The default Vin\_UV\_fault\_limit is set at 80Vac. This level shall be permanently raised and stored in non-volatile memory

Vin\_UV\_fault\_response (0x5A): Sets the response if the input voltage level falls below the Vin\_UV\_fault\_limit value. The default Vin\_UV\_fault\_response is restart (0xC0). The only two allowable states are latched (0x80) and restart (0xC0). The default response state shall be permanently changed and stored in non-volatile memory.

**STATUS\_BYTE** (0x78): Returns one byte of information with a summary of the most critical device faults.

| Bit Position | Flag                               | Default Value |
|--------------|------------------------------------|---------------|
| 7            | Unit is busy                       | 0             |
| 6            | OUTPUT OFF                         | 0             |
| 5            | V <sub>OUT</sub> Overvoltage Fault | 0             |
| 4            | I <sub>OUT</sub> Overcurrent Fault | 0             |
| 3            | V <sub>IN</sub> Undervoltage Fault | 0             |
| 2            | Temperature Fault or Warning       | 0             |
| 1            | CML (Comm. Memory Fault)           | 0             |
| 0            | None of the above                  | 0             |

**STATUS\_WORD (0x79):** Returns status\_byte as the low byte and the following high byte.

| Bit Position | Flag                              | Default Value |
|--------------|-----------------------------------|---------------|
| 7            | V <sub>OUT</sub> Fault or Warning | 0             |
| 6            | I <sub>ou⊤</sub> Fault or Warning | 0             |
| 5            | INPUT Fault or Warning            | 0             |
| 4            | MFR SPECIFIC                      | 0             |
| 3            | POWER_GOOD# (is negated)          | 0             |
| 2            | FAN Fault or Warning              | 0             |
| 1            | OTHER                             | 0             |
| 0            | UNKNOWN Fault or Warning          | 0             |

**STATUS\_VOUT (OX7A):** Returns one byte of information of output voltage related faults.

| Bit Position | Flag                        | Default Value |
|--------------|-----------------------------|---------------|
| 7            | V <sub>OUT</sub> OV Fault   | 0             |
| 6            | V <sub>OUT</sub> OV_WARNING | 0             |
| 5            | VOUT_UV_WARNING             | 0             |
| 4            | V <sub>OUT</sub> UV Fault   | 0             |
| 3 - 0        | X                           | 0             |

**STATUS\_IOUT (0X7B):** Returns one byte of information of output current related faults.

| Bit Position | Flag                         | Default Value |
|--------------|------------------------------|---------------|
| 7            | I <sub>out</sub> OC Fault    | 0             |
| 6            | I <sub>OUT</sub> OC LV Fault | 0             |
| 5            | I <sub>OUT</sub> OC Warning  | 0             |
| 4            | X                            | 0             |
| 3            | CURRENT SHARE Fault          | 0             |
| 2            | IN POWER LIMITING MODE       | 0             |
| 1-0          | X                            | 0             |

The OC Fault limit sets where current limit is set. The rectifier actually shuts down below the LV fault limit setting.

**STATUS\_INPUT (OX7C):** Returns one byte of information of input voltage related faults.



### **Command Descriptions** (continued)

| Bit Position | Flag                           | Default Value |
|--------------|--------------------------------|---------------|
| 7            | VIN_OV_Fault                   | 0             |
| 6            | VIN_OV_Warning                 | 0             |
| 5            | VIN_UV_ Warning                | 0             |
| 4            | VIN_UV_Fault                   | 0             |
| 3            | Unit OFF for low input voltage | 0             |
| 2            | IIN_OC_Fault                   | 0             |
| 1-0          | Χ                              | 0             |

**STATUS\_TEMPERATURE (0x7D):** Returns one byte of information of temperature related faults.

| Bit Position | Flag       | Default Value |  |  |
|--------------|------------|---------------|--|--|
| 7            | OT Fault   | 0             |  |  |
| 6            | OT Warning | 0             |  |  |
| 5-0          | X          | 0             |  |  |

**STATUS\_CML (OX7E):** Returns one byte of information of communication related faults.

| Bit Position | Flag                           | Default Value |
|--------------|--------------------------------|---------------|
| 7            | Invalid/Unsupported<br>Command | 0             |
| 6            | Invalid/Unsupported Data       | 0             |
| 5            | Packet Error Check Failed      | 0             |
| 4-2          | X                              | 0             |
| 1            | Other Communication<br>Fault   | 0             |
| 0            | X                              | 0             |

**STATUS\_fans\_1\_2 (0X81):** Returns one byte of information of fan status.

| Bit Position | Flag                    | Default Value |  |  |
|--------------|-------------------------|---------------|--|--|
| 7            | Fan 1 fault             | 0             |  |  |
| 6            | No Current Function     | 0             |  |  |
| 5-4          | X                       | 0             |  |  |
| 3            | Fan 1 speed overwritten | 0             |  |  |
| 2            | No Current Function     | 0             |  |  |
| 1-0          | Χ                       | 0             |  |  |

### **Read back Descriptions**

Single parameter read back: Functions shall be read back one at a time using the read\_word\_protocol with PEC. A command is first sent out notifying the slave what function is to be read back followed by the data transfer.

Analog data is always transmitted LSB followed by MSB. A NA following the PEC byte signifies that the

transmission is complete and is being terminated by the 'host'.

| 1 |                  | 8 1 8 |               |     |     |     | 1 |        |   |
|---|------------------|-------|---------------|-----|-----|-----|---|--------|---|
| S | Slave address Wr |       | -             | А   | Cor | А   |   |        |   |
|   |                  |       |               |     |     |     |   |        |   |
|   | 1                |       | 8 1           |     |     | Į.  |   |        |   |
|   | Sr Slav          |       | Slave address |     |     | R   | d | P      | 4 |
|   |                  |       |               |     |     |     |   |        |   |
|   | 8                | 1     | 8             | •   | 1   | 8   |   | 1      | 1 |
|   | LSB              | LSB A |               | iB. | Α   | PEC | 1 | No-Ack | Р |

Read back error: If the  $\mu C$  does not have sufficient time to retrieve the requested data, it has the option to return all FF's instead of incorrect data.

Read\_fan\_speed 1 & 2 (0x90, 0x91): Reading the fan speed is in Direct Mode returning the RPM value of the fan.

Read\_FRU\_ID (0x99,0x9A,0x9B,0x9E): Returns FRU information. Must be executed one register at a time.

1

| 1    |     | O             |       |    | 1      |     | 0 |                   |     | L        |   |  |  |
|------|-----|---------------|-------|----|--------|-----|---|-------------------|-----|----------|---|--|--|
| S    | ć   | Slav<br>addre |       | Wr |        | А   |   | Command<br>0x9x   |     | А        |   |  |  |
|      |     |               |       |    |        |     |   |                   |     |          |   |  |  |
| 1    |     |               | 8     |    |        | 1   | 8 |                   |     | 1        |   |  |  |
| S    |     | Sla           | ave   | Ro | d A    |     |   | Byte<br>count = x |     | Δ        |   |  |  |
| r    |     | add           | lress | Ru |        | ING |   |                   | CC  | ount = x | ( |  |  |
|      |     |               |       |    |        |     |   |                   |     |          |   |  |  |
| 8    | 3   | 1             | 8     | 1  |        | 8   | 1 | 8                 | 1   | 1        | 1 |  |  |
| Byte | e_1 | Α             | Byte  | Α  | Byte_x |     | Α | PEC               | No- | Ack      | Р |  |  |

Mfr\_ID (0x99): Manufacturer in ASCII – 5 characters maximum, ABB – Critical Power represented as, ABB-CP

Mfr\_ID (0x9A): Manufacturer model-number in ASCII – 16 characters, for this unit: CP3000AC54TEFSGx

Mfr\_revision (0x9B): Total 7 bytes, provides the product series number when the product was manufactured.

Mfr\_serial (0x9E): Product serial number includes the manufacturing date, manufacturing location in up to 15 characters. For example:

13KZ51018193xxx, is decoded as;

13 – year of manufacture, 2013

KZ – manufacturing location, in this case Matamoros

51 – week of manufacture

1

018193xxx - serial #, mfr choice

See Footnote on Page No. 33



### Manufacturer-Specific PMBus<sup>™</sup> Commands

Many of the manufacturer-specific commands read back more than two bytes. If more than two bytes of data are returned, the standard SMBus<sup>TM</sup> Block read is utilized. In this process, the Master issues a Write command followed by the data transfer from the rectifier. The first byte of the Block Read data field sends back in hex format the number of data bytes, exclusive of the PEC number, that follows. Analog data is always transmitted LSB followed by MSB. A No-ack following the PEC byte signifies that the transmission is complete and is being terminated by the 'host'.

Mfr\_Specific Status and alarm registers: The content and partitioning of these registers is significantly different than the standard register set in the PMBus™ specification. More information is provided by these registers and they are either accessed rapidly, at once, using the 'multi parameter' read back scheme of this document, or in batches of two STATUS and two ALARM registers.

**Status\_summary (0xD0)**: This 'manufacturer specific' command is the basic read back returning STATUS and ALARM register data, output voltage, output current, and internal temperature data in a single read. Internal temperature should return the temperature that is closest to a shutdown level.

| 1           |                   |                  | 8 |       |     | 1 8               |           |              |      |        | 1         |   |   |
|-------------|-------------------|------------------|---|-------|-----|-------------------|-----------|--------------|------|--------|-----------|---|---|
| S           | ć                 | Slave<br>address |   |       |     | Wr A Command code |           | nd           |      | А      |           |   |   |
|             |                   |                  |   |       |     |                   |           |              |      |        |           | _ |   |
| 1           |                   |                  |   | 8     |     |                   | 1         |              |      | 8      | 3         | + | 1 |
| Sr          | Slave address     |                  |   |       | SS  | Rd                | A         | ١            | Ву   | te co  | unt = 1   | 1 | Α |
|             |                   |                  |   |       |     |                   |           |              |      |        |           |   |   |
| 8           |                   | 1                |   | 8     |     | 1                 | 8         | 8<br>Alarm-3 |      | 1      | 8         |   | 1 |
| Status      | s-2               | Α                | S | tatus | s-1 | Α                 | Alar      |              |      | А      | Alarm-2   |   | Α |
|             |                   |                  | • |       |     |                   |           |              |      |        |           |   |   |
| 8           |                   |                  | 1 |       |     | 8                 | 1 8       |              |      |        |           | 1 |   |
| Alarr       | m-1               |                  | Α |       | V   | oltage<br>LSB     |           | Α            |      |        | age<br>SB |   | Α |
|             |                   |                  |   |       |     |                   |           |              |      |        |           |   |   |
| 8 1         |                   |                  |   |       |     |                   |           | 8            | 3    |        |           | 1 |   |
| Current-LSB |                   |                  |   | А     |     | Cu                | Current-M |              | 1SB  |        | Д         |   |   |
|             |                   |                  | • |       |     | 1 .               |           |              |      | _      |           |   |   |
|             |                   | 8                |   |       |     | 1                 | _         |              |      | 8      |           | L | 1 |
| Τe          | Temperature-LSB A |                  |   |       |     |                   | ΙT        | emr          | pera | ature- | MSB       |   | Α |

| 8   | 1      | 1 |
|-----|--------|---|
| PEC | No-Ack | Р |

**Status\_unit(0xD1):** This command shall return the STATUS-2 and STATUS-1 register values using the standard 'read' format

| Bit Position | Flag                    | Default Value |  |  |
|--------------|-------------------------|---------------|--|--|
| 7            | PEC Error               | 0             |  |  |
| 6            | OC [hiccup=1,latch=0]   | 1             |  |  |
| 5            | Invalid_Instruction     | 0             |  |  |
| 4            | Power_Capacity [HL = 1] | Χ             |  |  |
| 3            | OR'ing Test Failed      | 0             |  |  |
| 2            | n/a                     | 0             |  |  |
| 1            | Data_out_of_range       | 0             |  |  |
| 0            | Remote ON/OFF [HI = 1]  | Х             |  |  |

#### Status-2

Oring fault: Triggered either by the host driven or'ing test or by the repetitive testing of this feature within the power supply. A destructive fault would cause an internal shutdown. Success of the host driven test depends on power capacity capability which needs to be determined by the external processor. Thus a non-destructive or'ing fault does not trigger a shutdown.

| Bit Position | Flag                   | Default Value |
|--------------|------------------------|---------------|
| 7            | OT [Hiccup=1, latch=0] | 1             |
| 6            | OR'ing_Test_OK         | 0             |
| 5            | Internal_Fault         | 0             |
| 4            | Shutdown               | 0             |
| 3            | No Current Function    | 0             |
| 2            | External_Fault         | 0             |
| 1            | LEDs_Test_ON           | 0             |
| 0            | Output ON (ON = 1)     | X             |

Status-1

**Status\_alarm (0xD2):** This command returns the ALARM-3 - ALARM-1 register values.

| Bit Position | Flag                            | Default Value |
|--------------|---------------------------------|---------------|
| 7            | Interlock open                  | 0             |
| 6            | Fuse fail                       | 0             |
| 5            | PFC-DC communications fault     | 0             |
| 4            | DC-i2c communications fault     | 0             |
| 3            | AC monitor communications fault | 0             |
| 2            | Х                               | 0             |
| 1            | X                               | 0             |
| 0            | Or'ing fault                    | 0             |

Alarm-3



# Manufacturer-Specific PMBusTM Commands (continued)

| Bit Position | Flag                 | Default Value |
|--------------|----------------------|---------------|
| 7            | FAN_Fault            | 0             |
| 6            | No_Primary           | 0             |
| 5            | Primary_OT           | 0             |
| 4            | DC/DC_OT             | 0             |
| 3            | V₀ lower than BUS    | 0             |
| 2            | Thermal sensor filed | 0             |
| 1            | Stby_out_of_limits   | 0             |
| 0            | Power_Delivery       | 0             |

#### Alarm-2

**Power Delivery**: If the internal sourced current to the current share current is > 10A, a fault is issued.

| Bit Position | Flag               | Default Value |
|--------------|--------------------|---------------|
| 7            | POWER LIMIT        | 0             |
| 6            | PRIMARY Fault      | 0             |
| 5            | OT_Shutdown        | 0             |
| 4            | OT_Warning         | 0             |
| 3            | IN OVERCURRENT     | 0             |
| 2            | OV_Shutdown        | 0             |
| 1            | VOUT_out_of_limits | 0             |
| 0            | VIN_out_of_limits  | 0             |

#### Alarm-1

Read\_Fan\_speed (0 x D3): Returns the commanded speed in percent and the measured speed in RPM. If a fan does not exist, or if the command is not supported the unit return 0x00

| 1        |          | 8                |   |      |      |                   | 1 |       | 8        | 3      |         | 1 |   |  |  |
|----------|----------|------------------|---|------|------|-------------------|---|-------|----------|--------|---------|---|---|--|--|
| S        | G        | Slave<br>address |   |      |      | Wr A Command OXD3 |   |       |          |        | А       |   |   |  |  |
|          |          |                  |   |      |      |                   |   |       |          |        |         |   |   |  |  |
| 1        |          |                  |   |      | 8    |                   |   | 1     |          |        | 8       |   | 1 |  |  |
| Sr       | Sr Slave |                  |   | 9    |      | Rd                | А | А     |          | Byte   |         | А |   |  |  |
|          |          |                  |   |      |      |                   |   |       |          |        |         |   |   |  |  |
| 8        | }        |                  | 1 |      | 8    |                   | 1 | 8     |          | 1      | 8       |   | 1 |  |  |
| Adj%     | -LSE     | 3                | А | Adj  | j%-M | -MSB A            |   | Fan1- | Fan1-LSB |        | Fan1-MS | В | А |  |  |
|          |          |                  |   |      |      |                   |   |       |          |        |         |   |   |  |  |
|          | 8 1 8    |                  | 8 |      | 1    | -                 | 8 | 1     |          | 1      |         |   |   |  |  |
| Fan2-LSB |          | A                | 4 | Fana | 2-   | 1SB               | А | PI    | EC       | NO-Ack |         | Р |   |  |  |

Read input string (0xD4): Reads back the input voltage and input power consumed by the rectifier.

| 1 | 7             |    | 1 | 8                    |
|---|---------------|----|---|----------------------|
| S | Slave address | Wr | А | Command code<br>0XD4 |

| 1 | 1  | 7             | 1  | 1 |
|---|----|---------------|----|---|
| Α | Sr | Slave address | Rd | Α |

| 8              | 1 | 8           | 1 | 8           | 1 |
|----------------|---|-------------|---|-------------|---|
| Byte count = 5 | Α | Voltage-LSB | Α | Voltage-MSB | А |

| 8         | 1 | 8         | 1 | 8          | 1 | 8   | 1      | 1 |
|-----------|---|-----------|---|------------|---|-----|--------|---|
| Power-LSB | А | Power-MSB | Α | Input Mode | Α | PEC | No-Ack | Р |

Input mode byte is defined as follows:

Bit0: 1-> AC mode Bit1: 1-> HVDC mode

Bit2: 1-> HVDC ETSI mode (configured by ETSI set

pin

Read\_firmware\_rev [0 x D5]: Reads back the firmware revision

| I | 1 | 7             | 1  | 1 | 8                    | 1 |
|---|---|---------------|----|---|----------------------|---|
|   | S | Slave address | Wr | А | Command code<br>0XD5 | А |

| 1 | 1  | 7             | 1  | 1 | 8              | 1 |
|---|----|---------------|----|---|----------------|---|
| Α | Sr | Slave address | Rd | Α | Byte count = 6 | Α |

| _                 |   |                   |   |
|-------------------|---|-------------------|---|
| 8                 | 1 | 8                 | 1 |
| Primary major rev | Α | Primary minor rev | Α |

| 8                   | 1 | 8                   | 1 |
|---------------------|---|---------------------|---|
| Secondary major rev | Α | Secondary minor rev | Α |

| 8             | 1 | 8            | 1 | 8   | 1      | 1 |
|---------------|---|--------------|---|-----|--------|---|
| I2c major rev | Α | I2c revision | Α | PEC | No-Ack | Р |

Read\_run\_timer [0 x D6]: This command reads back the recorded operational ON state of the rectifier in hours. The operational ON state is accumulated from the time the rectifier is initially programmed at the factory. The rectifier is in the operational ON state both when in standby and when it delivers main output power. Recorded capacity is approximately 10 years of operational state.

| 1 | 7             | 1  | 1 | 8                    | 1 |
|---|---------------|----|---|----------------------|---|
| S | Slave address | Wr | А | Command Code<br>0XDE | А |

| 1  | 7             | 1  | 1 | 8              | 1 |
|----|---------------|----|---|----------------|---|
| Sr | Slave Address | Rd | Α | Byte count = 3 | Α |



# Manufacturer-Specific PMBus<sup>TM</sup> Commands (continued)

| 8          | 1 | 8    | 1 | 8          | 1 |
|------------|---|------|---|------------|---|
| Time – LSB | Α | Time | Α | Time – MSB | А |

| 8   | 1      | 1 |
|-----|--------|---|
| PEC | No-ack | Р |

**EEPROM record (0xD9):** The  $\mu$ C shall contain 64 bytes of reserved EEPROM space for customer use. After the command code, the starting memory location must be entered followed by a block write, and terminated by the PEC number;

| 1 | 7             | 1  | 1 | 8                 | 1 |
|---|---------------|----|---|-------------------|---|
| S | Slave address | Wr | Α | Command Code 0XD9 | Α |

| 8              | 1 | 8          | 1 |
|----------------|---|------------|---|
| Start location | Α | Byte count | А |



| <del></del> |   |   |
|-------------|---|---|
| 8           | 1 | 1 |
| PEC         | А | Р |

#### To read contents from the section

| 1 | 7             | 1  | 1 | 8                 | 1 |
|---|---------------|----|---|-------------------|---|
| S | Slave address | Wr | Α | Command Code 0XD9 | А |
| - |               |    |   |                   |   |
| 8 |               | 1  |   | 8                 | 1 |

| 8               | 1 | 8               | 1 |
|-----------------|---|-----------------|---|
| Memory location | Α | Byte count ≤ 32 | Α |
|                 |   |                 |   |

| 1  | 7             | 1  | 1 |
|----|---------------|----|---|
| Sr | Slave address | Rd | А |

| 8      | 1 | 8             | 1 |
|--------|---|---------------|---|
| Byte 1 | Α | <br>Byte ≤ 32 | А |

| 8   | 1 | 1 |
|-----|---|---|
| PEC | А | Р |

**LEDS test ON**: Will turn-ON simultaneously the front panel LEDs of the Rectifier sequentially 7 seconds ON and 2 seconds OFF until instructed to turn OFF. The intent of this function is to provide visual

identification of the rectifier being talked to and also to visually verify that the LEDs operate and driven properly by the micro controller.

| Bit | Function                     | State         |
|-----|------------------------------|---------------|
| 7   | 25ms stretch for factory use | 1= stretch ON |
| 5-6 | reserved                     |               |
| 4   | Or'ing test                  | 1=ON, 0=OFF   |
| 2-3 | reserved                     |               |
| 1   | No Current Function          | 1=ON, 0=OFF   |
| 0   | LED test                     | 1=ON, 0=OFF   |

**LEDS test OFF:** Will turn-OFF simultaneously the four front panel LEDs of the Rectifier.

**OR'ing Test:** This command shall verify functioning of output OR'ing. At least two paralleled rectifiers are required. The host should verify that N+1 redundancy is established. If N+1 redundancy is not established the test shall fail. Only one rectifier should be tested at a time.

Verifying test completion should be delayed for approximately 30 seconds to allow the rectifier sufficient time to properly execute the test.

Failure of the isolation test is not considered a rectifier FAULT because the N+1 redundancy requirement cannot be verified. The user must determine whether a true isolation fault indeed exists.

#### **Dual Master Control:**

Two independent  $I^2C$  lines and Alert# signals shall provide true communications redundancy allowing two independent controllers to sequentially control the rectifier.

A short or an open connection in one of the  $I^2C$  lines does not affect communications capability on the other  $I^2C$  line. Failure of a 'master' controller does not affect the rectifiers and the second 'master' shall take over control at any time when the bus is idle



Conceptual representation of the dual  $I^2C$  bus system.



### **Dual Master Control: (continued)**

The Alert# line exciting the rectifier combines the Alert# functions of rectifier control and dual\_bus\_control.

**Status\_bus (0xD7):** Bus\_Status is a single byte read back. The command shall be executed by either master at any time independent of who has control.

The  $\mu$ C may issue a clock stretch, as it shall for any other instruction, if it requires a delay because it is busy with other activities.

Automatically resetting into the default state requires the removal of bias supply from the controllers.

| Bit<br>position | Flag                        | Default value |
|-----------------|-----------------------------|---------------|
| 7               | Bus 1 command error         | 0             |
| 6               | Bus 1 Alert# enabled        | 0             |
| 5               | Bus 1 requested control     | 0             |
| 4               | Bus 1 has control of the PS | 0             |
| 3               | Bus 0 command error         | 0             |
| 2               | Bus 0 Alert# enabled        | 0             |
| 1               | Bus 0 requested control     | 0             |
| 0               | Bus 0 has control of the PS | 0             |

Command Execution: The master not in control shall issue two commands on the bus, take over bus control and clear faults

Take\_over\_Bus\_Control(0xD8): This command instructs the internal  $\mu C$  to switch command control over to the 'master' that initiated the request.

Actual transfer is controlled by the I²C selector section of the  $\mu$ C. A bus transfer only occurs during an idle state when the 'master' currently in control (in the execution process of a control command) has released the bus by issuing a STOP command. Control shall be transferred at any time if the 'master' being released is executing a read instruction that does not affect the transfer of command control. Note; The  $\mu$ C shall handle read instructions from both busses simultaneously..

The command follows PMBus™ standards and it is not executed until the trailing PEC is validated.

Status Notifications: Once control is transferred both Alert# lines should get asserted by the I2C selector section of the  $\mu C$ . The released 'master' is notified that a STATUS change occurred and he is no

longer in control. The connected 'master' is notified that he is in control and he shall issue commands to the rectifier. Each master must issue a clear\_faults command to clear his Alert# signal.

If the Alert# signal was actually triggered by the rectifier and not the  $I^2C$  selector section of the  $\mu C$ , then only the 'master' in control shall clear the rectifier registers.

Incomplete transmissions should not occur on either bus.

### **General performance descriptions**

**Default state:** Rectifiers are programmed in the default state to automatically restart after a shutdown has occurred. The default state shall be reconfigured by changing non-volatile memory (Store\_user\_code).

Delayed overcurrent shutdown during startup: Rectifiers are programmed to stay in a constant current state for up to 20 seconds during power up. This delay has been introduced to permit the orderly application of input power to a subset of paralleled rectifiers during power up. If the overload persists beyond the 20 second delay, the rectifier will revert back into its programmed state of overload protection.

Unit in Power Limit or in Current Limit: When output voltage is >  $39V_{DC}$  the Output LED will continue blinking. When output voltage is <  $39V_{DC}$ , if the unit is in the RESTART mode, it goes into hiccup. When the unit is ON the output LED is ON, when the unit is OFF the output LED is OFF.

When the unit is in latched shutdown the output LED is OFF.

Restart after a latchoff: PMBus™ fault\_response commands shall be configured to direct the rectifier to remain latched off for over\_voltage, over temperature and over current.

To restart after a latch off either of five restart mechanisms are available.

- The hardware pin ON/OFF may be cycled OFF and then ON.
- 2. The unit may be commanded to restart via i<sup>2</sup>c through the Operation command by cycling the output OFF followed by ON.
- 3. Remove and reinsert the unit.
- 4. Turn OFF and then turn ON AC power to the unit.
- 5. 5Changing firmware from latch off to restart.



### General performance descriptions (continued)

Each of these commands must keep the rectifier in the OFF state for at least 2 seconds, with the exception of changing to restart.

A successful restart shall clear all alarm registers, set the restarted successful bit of the Status 2 register.

A power system that is comprised of a number of rectifiers could have difficulty restarting after a shutdown event because of the non-synchronized behavior of the individual rectifiers.

Implementing the latch-off mechanism permits a synchronized restart that guarantees the simultaneous restart of the entire system.

A synchronous restart shall be implemented by;

- 1. Issuing a GLOBAL OFF and then ON command to all rectifiers,
- Toggling Off and then ON the ON/OFF (ENABLE) signal
- 3. Removing and reapplying input commercial power to the entire system.

The rectifiers should be turned OFF for at least 20 – 30 seconds in order to discharge all internal bias supplies and reset the soft start circuitry of the individual rectifiers.

**Auto\_restart:** Auto-restart is the default configuration for over- current and over-temperature shutdowns. These features are configured by the PMBus™ fault\_response commands

An overvoltage shutdown is followed by three attempted restarts, each restart delayed 1 second, within a 1 minute window. If within the 1 minute window three attempted restarts failed, the unit will latch OFF. If within the 1 minute less than 3 shutdowns occurred then the count for latch OFF resets and the 1 minute window starts all over again

#### **Fault Management**

The rectifier recognizes that certain transitionary states shall occur before a final state is reached. The STATUS and ALARM registers will not be frozen into a notification state until the final state is reached. Once a final state is reached the Alert# signal is set and the STATUS and ALARM registers will not get reinstated until a clear\_faults is issued by the master. The only exception is that additional state changes may be added to the original list if further changes are noted.

The rectifier differentiates between internal faults that are within the rectifier and external faults that the rectifier protects itself from, such as overload or input voltage out of limits. The FAULT LED, FAULT PIN or i²c alarm is not asserted for EXTERNAL FAULTS. Every attempt is made to annunciate External Faults. Some of these annunciations shall be observed by looking at the input LEDs. These fault categorizations are predictive in nature and therefore there is a likelihood that a categorization may not have been made correctly.

Input voltage out of range: The Input LED will continue blinking as long as sufficient power is available to power the LED. If the input voltage is completely gone the Input LED is OFF.

### **State Change Definition**

A state\_change is an indication that an event has occurred that the MASTER should be aware of. The following events shall trigger a state change;

- Initial power-up of the system when AC gets turned ON. This is the indication from the rectifier that it has been turned ON. Note that the master needs to read the status of each rectifier to reset the system\_interrupt.
- Any changes in the bit pattern of either the PMBus standard STATUS or the mfr\_specific STATUS registers should trigger the Alert# signal.

#### **Hot plug procedures**

Careful system control is recommended when hot plugging a rectifier into a live system. It takes about 15 seconds for a rectifier to configure its address on the bus based on the analog voltage levels present on the backplane. If communications are not stopped during this interval, multiple rectifiers may respond to specific instructions because the address of the hot plugged rectifier always defaults to xxxx000 (depending on which device is being addressed within the rectifier) until the rectifier configures its address.

The recommended procedure for hot plug is the following: The system controller should be told which rectifier is to be removed. The controller deactivates the power supply via Remote OFF, the DC OK LED will turn off identifying the unit to be removed from the system. The system controller should then poll the MOD\_PRES signal to verify when the rectifier is re-inserted. It should time out for 15 seconds after this signal is verified. At the end of the time out all communications shall resume.



#### **Failure Predictions**

Alarm warnings that do not cause a shutdown are indicators of potential future failures of the rectifier. For example, if a thermal sensor failed, a warning is issued but an immediate shutdown of the rectifier is not warranted.

Another example is fan speed monitoring. If the speed of the fans varies by more than 20% from each other, this is an indication of an impending fan wear out.

The goal is to identify problems early before a shutdown that would take the rectifier out of service.

**Information only alarms:** The following alarms are for information only, they do not cause a shutdown

- Over temperature warning
- V<sub>out</sub> out-of-limits
- Output voltage lower than bus
- Unit in Power Limit
- Thermal sensor failed
- Or'ing (Isolation) test failure
- Power delivery
- Stby out of limits
- Communication errors

#### Remote upgrade

This section describes at a high-level the recommended re-programming process for the three internal micro controllers inside the rectifier when the re-programming is implemented in live, running, systems.

The process has been implemented in visual basic by ABB Critical Power for controller based systems positioned primarily for the telecommunications industry. ABB Critical Power will share its development with customers who are interested to deploy the re-programming capability into their own controllers.

For some customers internal system re-programming is either not feasible or not desired. These customers may obtain a re-programming kit from ABB Critical Power. This kit contains a turn- key package with the re-program firmware.

Conceptual Description: The rectifier contains three independent  $\mu$ Controllers. The boost (PFC) section is controlled by the primary  $\mu$ Controller. The secondary DC-DC converter is controlled by the secondary  $\mu$ Controller, and  $I^2$ C communications are being handled by the  $I^2$ C Interface  $\mu$ Controller.



Each of the  $\mu$ Controllers contains a boot loader section and an application section in memory. The purpose of the boot loader section is to facilitate the upgrading capability described here. All the commands for upgrading and memory space required for incrementally changing the application code are in this section. The application section contains the running code of the rectifier.

The system controller receives the upgrade package. It should first check whether an upgrade is required followed by upgrading those processors, one at a time, that are required to be upgraded. Each processor upgrade needs to be validated and once the upgrade is successfully completed the boot loader within each processor will permit the application to run after a reset. If the validation fails the boot loader will stay in its section. The system controller can attempt another upgrade session to see if it would complete successfully.

The Upgrade Package: This package contains the following files;

- Manifest.txt The manifest describes the contents of the upgrade package and any incidental information that may be useful, for example, what this upgrade contains or why is this upgrade necessary. This file contains the version number and the compatibility code of the upgraded program for each of the three processors
- Program.bin The upgraded program contents are located here. Each processor to be upgraded will have its own file.

Below is an example of an upgrade package

 Contents of the upgrade are in a zip file CP3x00AC54TEZ.zip



### Remote upgrade (continued)

- Unzipping the contents shows the following files CP3x00AC54TEZ.pfc.bin CP3x00AC54TEZ.sec.bin manifest.txt
- Opening manifest.txt shows the following

# Upgrade manifest file

# Targets: CP3x00AC54TEZ PFC and SEC

# Date: Tue 01/14/2014 14:25:09.37

# Notes:

Program contents

>p, CP3x00AC54TE \_P01, CP3x00AC54TEZ

\_PFC.bin,1.18

>s, CP3x00AC54TE \_S01, CP3x00AC54TEZ \_SEC.bin,1.1

compatibility code

new program

revision number

Upgrade Status Indication: The FAULT LED is utilized for indicating the status of the re-programming process.

| Status             | Fault LED  | Description                                      |  |  |  |
|--------------------|------------|--------------------------------------------------|--|--|--|
| Idle               | OFF        | Normal state                                     |  |  |  |
| In boot block Wink |            | Application is good                              |  |  |  |
| Upgrading          | Fast blink | Application is erased or programming in progress |  |  |  |
| Fault              | ON         | Erase or re-program Failed                       |  |  |  |

Wink: 0.25 seconds ON, 0.75 seconds OFF

Fast Blink: 0.25 seconds ON. 0.25 seconds OFF

#### Upgrade procedure

 Initialization: To execute the re-programming/ upgrade in the system, the rectifier to be re-programmed must first be taken OFF-line prior to executing the upgrade. If the rectifier is not taken OFF-line by the system controller, the boot loader will turn OFF the output prior to continuing with the re-programming operation.

Note: Make sure that sufficient power is provided by the remaining on-line rectifiers so that system functionality is not jeopardized.

- 2. Unzip the distribution file
- 3. Unlock upgrade execution protection by issuing the command below;

Password(0xE0): This command unlocks the upgrade commands feature of the rectifier by sending the characters 'UPGD'.

| 1  | 8                |   | 1  |   |            | . 8        |   |   | 8                 |   | 1 |
|----|------------------|---|----|---|------------|------------|---|---|-------------------|---|---|
| S  | Slave<br>address | 5 | Wr | Α | Cmd – 0xE0 |            | Α |   | Byte<br>count - 4 |   | А |
|    |                  |   |    |   |            |            |   |   |                   |   |   |
|    | 8                | 1 |    |   |            | 8          | 1 | l | 8                 | 1 | 1 |
| Ву | yte 0 - U        | Α |    |   |            | Byte 4 - D | A | 4 | PEC               | Α | Р |

4. Obtain a list of upgradable processors (optional)

**Target list(0xE1)**: This command returns the upgradable processors within the rectifier. The byte word is the ASCII character of the processor (p, s, and i). The command is optional to the user for information only.

| 1 | 8          | 3  | 1 | 8          | 1 |
|---|------------|----|---|------------|---|
| S | Slave addr | Wr | Α | Cmd – 0xE1 | А |

| 1  | 8          | 3  | 1 | 8              | 1 |
|----|------------|----|---|----------------|---|
| Sr | Slave addr | Rd | A | Byte count - n | А |

| 8      | 1 | 8          | 1 | 8   | 1      | 1 |
|--------|---|------------|---|-----|--------|---|
| Byte 0 | Α | <br>Byte n | А | PEC | No-Ack | Р |

Potential target processors are the following:

p – primary (PFC)

s – secondary (DC-DC)

 $i - I^2C$ 

5. Verify upgrade compatibility by matching the upgrade compatibility code in the manifest.txt file to the rectifier compatibility code of the target processor.

Compatibility code (0xE2): This read command consists of up to 16 characters defining the hardware configuration:

| 1 | 8          | 8  |   | 8          | 1 | 8        | 1 |
|---|------------|----|---|------------|---|----------|---|
| 9 | Slave addr | Wr | Α | Cmd – 0xE2 | Α | Target-x | А |

| 1  | 8          |    | 1 | 8               | 1 | 8      | 1 |
|----|------------|----|---|-----------------|---|--------|---|
| Sr | Slave addr | Rd | Α | Byte count = 16 | Α | Byte 0 | А |

| 8           | 1 | 8   | 1      | 1 |
|-------------|---|-----|--------|---|
| <br>Byte 15 | Α | PEC | No-Ack | Р |



### Remote upgrade (continued)

Where Target-x is an ASCII character pointing to the processor to be updated;

p – primary (PFC)

s – secondary (DC-DC)

 $i - I^2C$ 

6. Check the software revision number of the target processor in the rectifier and compare it to the revision in the upgrade. If the revision numbers are the same, or the rectifier has a higher revision number then no upgrade is required for the target processor.

**Software revision(0xE3):** This command returns the software revision of the target.

| 1  | 8             |    |    |   | 1              |   |           | 8 |    |     | 1   |             | 8                  |   | 1 |
|----|---------------|----|----|---|----------------|---|-----------|---|----|-----|-----|-------------|--------------------|---|---|
| S  | Slave add     | dr | Wr |   | A Cm           |   | Cmd – 0xE |   | κE | :3  | Α   |             | Target-x           | , | Д |
|    |               |    |    |   |                |   |           |   |    |     |     |             |                    |   |   |
| 1  | 8             |    |    | 1 |                | 8 |           |   |    | 1   |     |             | 8                  |   | 1 |
| Sr | Slave<br>addr | F  | Rd | Α | Byte count = 7 |   | = 7       |   | 7  | ٨   | 1aj | or revision |                    | Α |   |
|    |               |    |    |   |                |   |           |   |    |     |     |             |                    |   |   |
|    | 8             |    | 1  |   | 8              |   |           | 1 |    | 8   |     | 1           | 1                  |   | 1 |
| Mi | nor revisio   | n  | Α  | r | month          |   |           | А |    | Day | /   | 4           | year <sup>16</sup> |   | Р |
|    |               |    |    |   |                |   |           |   |    |     |     |             |                    |   |   |
|    | 8             |    | 1  |   | 8              |   |           | 1 |    |     | 8   |             | 1                  |   | 1 |
|    | hrs A         |    |    | r | nin            |   | Α         |   | Ы  | EC  |     | No-Ack      |                    | Р |   |

7. Verify the capability of each processor

Memory capability (0xE4): Provides the specifics of the capability of the device to be reprogrammed

|               | . capc                                | ionicy | Oi t    | 1100 | a C v | icc | to be    | ıcı | ) ( | gra | mmca      |        | _ |
|---------------|---------------------------------------|--------|---------|------|-------|-----|----------|-----|-----|-----|-----------|--------|---|
| 1             |                                       | 8      |         |      |       |     | 8        |     | 1   |     | 8         |        | 1 |
| S             | Slave addr Wr                         |        |         | - Δ  | `     | Cm  | nd – 0xE | 2   | Α   | Та  | rget-x    |        | Α |
|               |                                       |        |         |      |       |     |          |     |     |     |           |        |   |
| 1 8 1 8 1     |                                       |        |         |      |       |     |          |     |     |     | 1         |        |   |
| Sr            | Sla                                   | ve ado | addr Rd |      |       | Ву  | te count | = 7 | , l | ۱ ۸ | ∕lax byte | S      | Α |
|               |                                       |        |         |      |       |     |          |     |     |     |           |        |   |
|               | 8                                     | 1      |         | 8    |       | 1   | 8        |     | 1   |     | 8         |        | 1 |
| ш             | ET-LSB A ET-MS                        |        |         |      |       | Α   | BT-LS    | В   | Α   | Е   | BT-MSB    |        | Α |
|               | · · · · · · · · · · · · · · · · · · · |        |         |      |       |     |          |     |     |     |           |        |   |
|               | 8                                     |        | 1       |      |       | 8   |          | 1   |     | 8   | 1         |        | 1 |
| App_CRC_LSB A |                                       |        |         |      | p_(   | CRC | _MSB     | Α   | PI  | EC  | No-Ack    | $\sim$ | Р |

Where the fields definition are shown as below:

| - NA - D 1 | Maximum number of bytes in a data packet                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Max Bytes  | Maximum number of bytes in a data packet                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| ET         | Erase time for entire application space (in mS)                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| ВТ         | Data packet write execution time (uS)                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| APP_CRC    | Application CRC-16 – returns the application CRC-16 calculation. Reading these register values, if the application upload CRC-16 calculation returns an invalid, provides the mismatch information to the host program. (See application status(0xE5) command) |  |  |  |  |  |  |  |  |

This information should be used by the host processor to determine the max data packet size and add appropriate delays between commands.

8. Verify availability: The Application status command is used to verify the present state of the boot loader.

**Application status (0xE5):** Returns the Boot Loader's present status

| 1  | 8         |      |    | 1 | 8          |   | 1  |   | 8       |   | 1 |
|----|-----------|------|----|---|------------|---|----|---|---------|---|---|
| S  | Slave add | dr W | 'r | Α | Cmd – 0xE5 |   | Α  | T | arget-x | A | 4 |
|    |           |      |    |   |            |   |    |   |         |   |   |
| 1  | 8         |      | 1  |   | 8          | 1 | 8  |   | 1       |   | 1 |
| Sr | Slave     | Вd   | Δ  |   | Status     | 7 | DE | ( | No-Ack  | , | ^ |

#### Status bits:

0x00 Processor is available 0x10 Reserved 0x01 Application erased 0x20 Reserved

0x02 CRC-16 invalid 0x40 Manages downstream μC

0x04 Sequence out oforder 0x80 In boot loader

0x08 Address out of range

Status of the application should be checked after the execution of successive commands to verify that the commands have been properly executed.

9. Issue a Boot Loader command with the enter boot block instruction

Boot loader (0xE6): This command manages the upgrade process starting with entering the sector, erasing the present application, indicating completion of the upload and finally exiting from the boot sector, thereby turning over control to the uploaded application.

| 1 | 7          | 7  | 1 | 8          | 1 | 8        | 1 |
|---|------------|----|---|------------|---|----------|---|
| S | Slave addr | Wr | Α | Cmd – 0xE6 | Α | Target-x | А |

| 8    | 1 | 8   | 1 | 1 |
|------|---|-----|---|---|
| Data | Α | PEC | Α | Р |



### Remote upgrade (continued)

Data:

1=enter boot block (software reboot)

2=erase

3=done

4=exit<sup>17</sup> boot block (watchdog reboot)

Note: The target  $\mu$ C field is ignored for enter and exit commands. During this process if the output of the rectifier was not turned OFF the boot loader will turn OFF the output

- 10. Erase and program each  $\mu C$  using the Boot Loader command, starting with the PFC.
- 11. Wait at least 1 second after issuing en erase command to allow the μC to complete its task.
- 12. Use command 0xE5 to verify that the PFC  $\mu$ C is erased. The returned status byte should be 0x81.
- 13. Use the Data Transfer command to update the application of the target  $\mu$ C.

Data transfer (0xE7): The process starts with uploading data packets with the first sequence number (0x0000).

| 1 | 8          |    | 1 | 8          | 1 | 8        | 1 |
|---|------------|----|---|------------|---|----------|---|
| S | Slave addr | Wr | Α | Cmd – 0xE5 | Α | Target-x | А |

| 8       | 1 | 8       | 1 | 8              | 1 |
|---------|---|---------|---|----------------|---|
| Seq-LSB | Α | Seq-MSB | Α | Byte Count = n | Α |

| 8      | 1 |  |
|--------|---|--|
| Byte 0 | Α |  |

| 8          | 1 | 8   | 1 | 1 |
|------------|---|-----|---|---|
| Byte n - 1 | Α | PEC | Α | Р |

After completion of the first data packet upload the Boot loader increments the sequence number. A subsequent read to the boot loader will return the incremented sequence number and a STATUS byte. This is a validity check to ensure that the sequence number is properly kept. The returned STATUS byte is the same as the application status response. It is appended here automatically to save the execution of another command. It should be checked to ensure that no errors are flagged by the boot loader during the download. If an error occurred, terminate the download load and attempt to reprogram again.

| 1 | 8          | 8  |   | 8          |   | 8 | 1 |
|---|------------|----|---|------------|---|---|---|
| S | Slave addr | Wr | Α | Cmd – 0xE7 | Α |   |   |

| 1  | 8          |    | 1 | 8              | 1 |
|----|------------|----|---|----------------|---|
| Sr | Slave addr | Rd | Α | Byte count = 3 | А |

| 1       | 8 | 8       | 1 | 8      | 1 | 8   | 1      | 1 |
|---------|---|---------|---|--------|---|-----|--------|---|
| Seq-LSB | Α | Seq-MSB | Α | Status | Α | PEC | No-Ack | Р |

The returned Status byte is defined in the Application Status command (0 x E5).

Sequence number validation takes place after each data block transfer. The next data block transfer starts with the sequence number received from the boot loader.

The host keeps track of the upload and knows when the upload is completed.

14. Execute a Boot loader command to tell the PFC  $\mu$ C that the transfer is done.

At the completion signal, the PFC  $\mu C$  should calculate the PEC value of the entire application. The last two bytes of the loaded application were the CRC-16 based PEC calculation.

Wait for at least 1 second to allow time for the PFC  $\mu$ C to calculate the error checking value.

- 15. Execute an Application status command to verify that the error check is valid. The returned status should be 0x80
- 16. Execute a Boot loader command to exit boot block. Upon receipt of the command the PFC  $\mu$ C will transfer to the uploaded application code.
- 17. Wait for at least 1 second.
- 18. Use command 0xE1 to verify that the PFC  $\mu$ C is now in the application code. The returned status data bte should be 0x00.
- 19. Repeat the program upgrade for the Secondary and  $I^2C~\mu C's$ , if included in the upgrade package

#### **Product comcode**

Although the comcode number is not required for the upgrade process in its present form, it may be useful when upgrading multiple version of the same product in order to differentiate product upgrade requirements.

#### Product comcode (0xE8):

| 1 | 8          |    | 1 | 8          | 1 |
|---|------------|----|---|------------|---|
| S | Slave addr | Wr | А | Cmd – 0xE8 | А |



### Product comcode (continued)

Product comcode (0xE8): (continued)

| 1  | 8          |    | 1 | 8               | 1 |
|----|------------|----|---|-----------------|---|
| Sr | Slave addr | Rd | Α | Byte count = 11 | А |

| 8      | 1 | 8           | 1 | 8   | 1      | 1 |
|--------|---|-------------|---|-----|--------|---|
| Byte 0 | Α | <br>Byte 10 | Α | PEC | No-Ack | Р |

Error handling: The Boot loader will not start the application if errors occurred during the re-program stage. The controlling program could restart the upgrade process or terminate the upgrade and remove the offending rectifier from service.

#### **Black box**

Contents of the black box and more detailed information about the specifics of the feature are described in a separate document. The intent here is to provide a high level summary This feature includes the following;

- 1. A rolling event Recorder
- 2. Operational Use Statistics

#### The rolling event recorder

The purpose of the black box is to provide operational statistics as well as fault retention for diagnostics following either recoverable or non-recoverable fault events. Sufficient memory exists to store up to 5 time-stamped snapshot records (pages) that include the state of the status and alarm registers and numerous internal measurement points within the power supply. Each record is stored into nonvolatile memory at the time when a black box trigger event occurs. Once five records are stored, additional records over-write the oldest record.

The memory locations will be cleared, when the product is shipped from the ABB factory.

#### Operational use statistics

This feature of the black box includes information on the repetition and duration of certain events in order to understand the long-term operational state of the power supply. The events are placed into defined buckets for further analysis. For example; the power supply records how long was the output current provided in certain load ranges.

#### Accessing the event records

The event records are accessed by uploading the entire contents of the black box of the power supply into a folder assigned by the user. Within the I<sup>2</sup>C protocol this upload is accomplished by the upload\_black\_box (0xF0) command described below. ABB provides a Graphical User Interface (GUI) that de-codes the contents of the black box into a set of records that can be reviewed by the user.

**Upload black box(0xF0):** This command executes the upload from the power supply to a file of the user's choice.

The 100ms delay prior to the restart is mandatory to provide enough time for the power supply to gather the required data from the secondary DSP controller.

| 1 | 8          |    | 1 | 8          | 1 |
|---|------------|----|---|------------|---|
| S | Slave addr | Wr | Α | Cmd – 0xF0 | A |

| 8                   | 1 | 8                   | 1 |
|---------------------|---|---------------------|---|
| Start address - msb | Α | Start address - Isb | Α |

| 8                 | 1 |                 |
|-------------------|---|-----------------|
| Length = N (≤ 32) | Α | <br>delay 100ms |

| 1  | 8          | 8  |   | 8           | 1 | 8      | 1 |
|----|------------|----|---|-------------|---|--------|---|
| Sr | Slave addr | Rd | Α | Length ≤ 32 | Α | Byte 0 | Α |

| 8            | 1 | 8   | 1      | 1 |
|--------------|---|-----|--------|---|
| <br>Byte N-1 | Α | PEC | No-Ack | Р |
| <br>,        |   |     |        |   |

If a transmission error occurs, or if the uC did not receive the data from the DSP, the uC may set the length to 0, issue a PEC and terminate the transmission.

The data array supported by rev 1.3 of the ABB Interface Adapter is 32 x 64 comprising 2048 bytes of data





### **Validation: DVT-SIT Test**

- DVT-SIT: In order to evaluate current sharing performance, the recommended test set-up for a system, per our default standard, is 4 units in parallel.
- Tests for compliance with ETSI Standards for abnormal input voltage conditions; from ETSI EN 300 132-3-1 V2.1.1 (2011-10), Section 6.

| Voltage                     | Duration | Compliance Criteria on telecommunicationsand datacom (ICT) equipment                                                          | Comments                                                                             |
|-----------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| From UT to 260 V,back to UT | 1 min    | Criteria a)<br>Normal performance                                                                                             | Test of minimum operating<br>voltage at A3 within the normal<br>service voltagerange |
| From UT to 400 V,back to UT | 1 min    | Criteria a)<br>Normal performance                                                                                             | Test of minimum operating voltage at A3 within the normal service voltagerange       |
| From UT to 400 V,back to UT | 1 s      | Criteria b) Temporary loss of function or degradation of performance, automatic recovery to normal performance after the test | Test of voltage rise variation enteringabnormal service voltage range                |
| From UT to 420 V,back to UT | 10 ms    | Criteria b) Temporary loss of function or degradation of performance, automatic recovery to normal performance after the test | Test of voltage rise variation outsideabnormal service voltage range                 |

#### 6.1 Voltage Variations

| Voltage                     | Duration | Compliance Criteria on telecommunications and datacom (ICT) equipment | Comments                                                                              |  |
|-----------------------------|----------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| From UT to 260 V,back to UT | 10 ms    | Criteria a)<br>Normal performance                                     | Test of minimum operating voltage<br>at A3 within the normal service<br>voltage range |  |

#### 6.2 Voltage Dips

| Voltage                   | Supply<br>Network                | Duration | Compliance Criteria on telecommunications and datacom (ICT) equipment | Comments                                                                                                               |
|---------------------------|----------------------------------|----------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| From UT to 0 V,back to UT | Low Impedance<br>(short circuit) | 10 ms    |                                                                       | Test of holdup time during faultclearing due to a short-circuit in the system                                          |
| From UT to 0 V,back to UT | High Impedance<br>(open circuit) | 1s       | Tomporary loce of function or dogradation of                          | Test of automatic recovery<br>after an extended (> 1 s)<br>interruption of the<br>operating voltage at<br>interface A3 |

6.3 Short interruption



### Validation: DVT-SIT Test (continued)

|   | Test Condition           | LED Indicator                                |          | Monitoring Signals |         |      |
|---|--------------------------|----------------------------------------------|----------|--------------------|---------|------|
|   | rest Condition           | LED1 INPUT OK LED2 (Dual-Color)DC OK / Fault |          | FAULT#             | PG#     | OTW# |
| 1 | Normal Operation         | Green                                        | Green    | High               | High    | High |
| 2 | Out of range INPUT       | Blinking                                     | OFF      | High               | High    | High |
| 3 | No Input <sup>18</sup>   | OFF                                          | OFF      | High               | Low     | High |
| 4 | OVP                      | Green                                        | Red      | Low                | Low     | High |
| 5 | Over Current             | Green                                        | Blinking | High               | Pulsing | High |
| 6 | Over Temp Warning        | Green                                        | Green    | High               | High    | Low  |
| 7 | Over Temp Fault          | Green                                        | Red      | Low                | Low     | Low  |
| 8 | Remote OFF <sup>19</sup> | Green                                        | OFF      | High               | Low     | High |
| 9 | PMBus OFF <sup>20</sup>  | Green                                        | OFF      | High               | Low     | High |

Table 1: Alarm and LED state summary

#### **FOOTNOTES**

<sup>\*</sup>UL is a registered trademark of Underwriters Laboratories, Inc..

<sup>§</sup> This product is intended for integration into end-user equipment. All CE marking procedures of end-user equipment should be followed. (The CE mark is placed on selected products.)

<sup>&</sup>lt;sup>+</sup> The PMBus name and logo are registered trademarks of the System Management Interface Forum (SMIF)

<sup>&</sup>lt;sup>1</sup>Internal protection circuits may override the PG# signal and may trigger an immediate shutdown.

<sup>&</sup>lt;sup>2</sup>Asserted state depends on internal operating conditions. Intent is to provide a warning if output power is about to turn OFF.

<sup>&</sup>lt;sup>3</sup>Aux should be ON prior to the 54VDC output and should turn OFF only if insufficient input voltage exists to provide reliable power.

<sup>&</sup>lt;sup>4</sup>Clock, Data, and Alert# need to be pulled up to VDD externally.

 $<sup>^{5}</sup>$ Below 20% of FL; 10-20% of FL:  $\pm0.64A$ ; 5-10% of FL:  $\pm0.45A$ ; 2.5-5% of FL:  $\pm0.32A$ .

<sup>&</sup>lt;sup>6</sup>Above 2.5A of load current

<sup>&</sup>lt;sup>7</sup>Within 30° of the default warning and fault levels.

<sup>&</sup>lt;sup>6</sup>Designed to start and work at an ambient as low as -40°C, but may not meet operational limits until above -10°C

 $<sup>^{9}\</sup>text{Derating}$  begins at 40°C when HVDC input is less than 200V  $_{\text{DC}}$  , front to rear airflow

 $<sup>^{10}</sup>$ Emissions requirements shall be verified using TBD ABB shelf. Standalone the additional margin is not required.

<sup>&</sup>lt;sup>11</sup>Voltage remains above 48V during level A test.

 $<sup>^{12}\</sup>mbox{Yes}$  – indicates that the data can be changed by the user

 $<sup>^{\</sup>rm 13} \text{Only latched (0xC0)}$  or hiccup (0xF8) are supported

 $<sup>^{14}\</sup>mbox{Only}$  latched (0x80) or hiccup (0xC0) are supported

 $<sup>^{15}\</sup>mbox{Yes}$  – indicates that the data can be changed by the user

 $<sup>^{16}</sup>$  The threshold commands for Vin limits are available only for AC input. These limits are fixed for HVDC input.

<sup>&</sup>lt;sup>17</sup>Last two digit

<sup>18</sup>The 'exit boot block' command is only successful if all applications are valid, otherwise, control remains in the boot block

 $<sup>^{19}</sup>$ Test condition #2 and #3 had 2 modules plugged in. One module is running and the other one is with no/low AC.

<sup>&</sup>lt;sup>20</sup>Remote OFF can be accomplished via PMBus Operation command or via Remote ON/OFF pin.



### Validation: DVT-SIT Test (continued)

All hardware alarm signals (Fault#, PG#, OTW#) are open drain FETs. These signals need to be pulled HI to either 3.3V or 5V. Maximum sink current 5mA. An active LO signal (<  $0.4V_{DC}$ ) state. All signals are referenced to LGND (Logic\_GND) unless otherwise stated.

| Function                        | Label                | Type      | Description                                                                                                                                       |
|---------------------------------|----------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Remote On/Off                   | ON/OFF               | Input     | If shorted to LGND main output is ON                                                                                                              |
| Output power monitor            | PG#                  | Output    | An open drain FET; Changes to LO @ 5msec before the output decays below 40VDC.                                                                    |
| Rectifier Fault                 | Fault#               | Output    | An open drain FET; normally HI, changes to active LO during a fault.                                                                              |
| Module Present                  | MOD_PRES             | Output    | Shorted to LGND inside the rectifier.                                                                                                             |
| Interlock                       | Interlock            | Input     | Short pin, controls main output during hot-insertion and extraction. Ref: Vout ( - )                                                              |
| Load Power capacity             | Power_Cap            | Output    | Open drain FET; When pulled LO indicates that output power is limited to 1400W                                                                    |
| Output voltage margin           | Vprog                | Input     | Changes the set point of the main output.                                                                                                         |
| Over-Temperature Warning        | OTW#                 | Output    | Open drain FET; normally HI, changes to LO 5°C prior to thermal shutdown.                                                                         |
| I <sup>2</sup> C addresses      | A2, A1, A0, ETSI_Set | Input     | Internal $10k\Omega$ pull ups provided. Tied to LGND for logic LO (0)                                                                             |
| HVDC input turn on/offthreshold | ETSI_set             | Input     | Internal $10k\Omega$ pull ups provided. Open to set HVDC input range $180\sim400V_{DC}$ ; Tied to LGND to set HVDC input range $260\sim400V_{DC}$ |
| Back bias                       | 8V_INT               | Bi-direct | Used to back bias the DSP from operating Rectifiers. Ref: $V_{\text{out}}$ ( - ).                                                                 |
| Standby power                   | 5V/3.3V              | Output    | Default set to 3.3V @ 3A                                                                                                                          |
| Standby voltage configurator    | Aux_set              | Input     | Pulled up internally. When tied to LGND configures the output to 5V                                                                               |
| Current Share                   | Ishare               | Bi-direct | A single wire active-current-share interconnect between modules Ref: $V_{out}$ ( - ).                                                             |
| I <sup>2</sup> C Interrupt      | Alert#_0/Alert#_1    | Output    | Active LO. External pull-up required                                                                                                              |
| I <sup>2</sup> C Line 0         | SCL_0                | Input     | PMBus line 0. External pull-up required                                                                                                           |
| I <sup>2</sup> C Line 0         | SDA_0                | Bi-direct | PMBus line 0. External pull-up required                                                                                                           |
| I <sup>2</sup> C Line 1         | SCL_1                | Input     | PMBus line 1. External pull-up required                                                                                                           |
| I <sup>2</sup> C Line 1         | SDA_1                | Bi-direct | PMBus line 1. External pull-up required                                                                                                           |

Table 2: Signal Definitions



### **Mechanical Outline**







**SCALE 2.000** 







### Mechanical Outline (continued)

Input Connector: Anderson P/N: 2006G2

Output Connector: TYCO P/N: 2-6450130-9 or FCI Berg P/N: 51720-10202402AALF Mating connector TYCO P/N: 1-6450160-0 or FCI Berg P/N: 51760-10202402AALF



Notes: 1. Connector is viewed from the rear of the front end

- 2. Signal pins in red are referenced to LGND (Logic\_GND or logic ground), signal pins in black referenced to Vout(-).
- 3. Last to make-first to break short pin
- 4. Input ground line must be tied to grounding screw if there is no other grounding in the system.

### **Ordering Information**

Please contact your ABB Sales Representative for pricing, availability and optional features.

| Item               | Description                                                                                                                  | Ordering Codes |
|--------------------|------------------------------------------------------------------------------------------------------------------------------|----------------|
| CP3000HV54TEZ-FSG  | Front AC or HVDC input, 3000W output, 3.3V/5V $_{\rm dc}$ @ 3A, RoHS 6/6, conformal coated. Airflow isrear to front.         | 150050851      |
| CP3000HV54TEZ-FSGR | Front AC or HVDC input, 3000W output, 3.3V/5V $_{\rm dc}$ @ 3A, RoHS 6/6, conformal coated, Reverseairflow is front to rear. | 1600141279A    |

F-Input on front faceplate, S – Short, G – Global platform, R – Reverse (Front to rear) Airflow

#### Table 3: Device Codes

| Item                | Description                                                                             | Ordering Codes |
|---------------------|-----------------------------------------------------------------------------------------|----------------|
| Anderson 2031KZ3-BK | 3 meter Single-Ended "T" Latch Plug Power Cord for AC and HVDC inputs.                  | 4600147059P    |
| Anderson 2031KZ2-BK | 2 meter Single-Ended "T" Latch Plug Power Cord for AC and HVDC inputs.                  | 4600158777P    |
| Evaluation Board    | CP3000HV54TEZ-FSG(R) Evaluation Board to provide interface between power supply and GUI | 7000150557A    |

Table 4: Accessories

### **Contact Us**

For more information, call us at

- +1-877-546-3243 (US)
- +1-972-244-9288 (Int'l)



# Change History (excludes grammar & clarifications)

| Version | Date       | Description of the change |
|---------|------------|---------------------------|
| 5.3     | 22/11/2021 | Updated as per template   |



#### ABB

601 Shiloh Rd. Plano, TX USA

### abbpowerconversion.com

We reserve the right to make technical changes or modify the contents of this document without prior notice. With regard to purchase orders, the agreed particulars shall prevail. ABB does not accept any responsibility whatsoever for potential errors or possible lack of information in this document.

We reserve all rights in this document and in the subject matter and illustrations contained therein. Any reproduction, disclosure to third parties or utilization of its contents – in whole or in parts – is forbidden without prior consent of ABB

Copyright© 2021 ABB

All rights reserved